Part Number Hot Search : 
121NQ A12HTB1 SDURB520 YS20E 10502 OP491GSZ PL001 C0491
Product Description
Full Text Search
 

To Download PIC24FJ256GA106 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? 2010 microchip technology inc. ds39905e pic24fj256ga110 family data sheet 64/80/100-pin, 16-bit, general purpose fl ash microcontrollers with peripheral pin select
ds39905e-page 2 ? 2010 microchip technology inc. information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. it is your responsibility to ensure that your application meets with your specifications. microchip makes no representations or warranties of any kind whether express or implied, written or oral, statutory or otherwise, related to the information, including but not limited to its condition, quality, performance, merchantability or fitness for purpose . microchip disclaims all liability arising from this information and its use. use of microchip devices in life support and/or safety applications is entirely at the buyer?s risk, and the buyer agrees to defend, indemnify and hold harmless microchip from any and all damages, claims, suits, or expenses resulting from such use. no licenses are conveyed, implicitly or otherwise, under any microchip intellectual property rights. trademarks the microchip name and logo, the microchip logo, dspic, k ee l oq , k ee l oq logo, mplab, pic, picmicro, picstart, pic 32 logo, rfpic and uni/o are registered trademarks of microchip technology incorporated in the u.s.a. and other countries. filterlab, hampshire, hi-tech c, linear active thermistor, mxdev, mxlab, seeval and the embedded control solutions company are registered trademarks of microchip technology incorporated in the u.s.a. analog-for-the-digital age, appl ication maestro, codeguard, dspicdem, dspicdem.net, dspicworks, dsspeak, ecan, economonitor, fansense, hi-tide, in-circuit serial programming, icsp, mindi, miwi, mpasm, mplab certified logo, mplib, mplink, mtouch, omniscient code generation, picc, picc-18, picdem, picdem.net, pickit, pictail, real ice, rflab, select mode, total endurance, tsharc, uniwindriver, wiperlock and zena are trademarks of microchip tec hnology incorporated in the u.s.a. and other countries. sqtp is a service mark of microchip technology incorporated in the u.s.a. all other trademarks mentioned herein are property of their respective companies. ? 2010, microchip technology incorporated, printed in the u.s.a., all rights reserved. printed on recycled paper. isbn: 978-1-60932-670-8 note the following details of the code protection feature on microchip devices: ? microchip products meet the specification cont ained in their particular microchip data sheet. ? microchip believes that its family of products is one of the mo st secure families of its kind on the market today, when used i n the intended manner and under normal conditions. ? there are dishonest and possibly illegal methods used to breach the code protection feature. all of these methods, to our knowledge, require using the microchip produc ts in a manner outside the operating specifications contained in microchip?s data sheets. most likely, the person doing so is engaged in theft of intellectual property. ? microchip is willing to work with the customer who is concerned about the integrity of their code. ? neither microchip nor any other semiconductor manufacturer c an guarantee the security of their code. code protection does not mean that we are guaranteeing the product as ?unbreakable.? code protection is constantly evolving. we at microchip are co mmitted to continuously improvi ng the code protection features of our products. attempts to break microchip?s c ode protection feature may be a violation of the digital millennium copyright act. if such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that act. microchip received iso/ts-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in chandler and tempe, arizona; gresham, oregon and design centers in california and india. the company?s quality system processes and procedures are for its pic ? mcus and dspic ? dscs, k ee l oq ? code hopping devices, serial eeproms, microperipherals, nonvolatile memory and analog products. in addition, microchip?s quality system for the design and manufacture of development systems is iso 9001:2000 certified.
? 2010 microchip technology inc. ds39905e-page 3 pic24fj256ga110 family power management: ? on-chip 2.5v voltage regulator ? switch between clock sources in real time ? idle, sleep and doze modes with fast wake-up and two-speed start-up ? run mode: 1 ma/mips, 2.0v typical ? standby current with 32 khz oscillator: 2.6 ? a, 2.0v typical high-performance cpu: ? modified harvard architecture ? up to 16 mips operation at 32 mhz ? 8 mhz internal oscillator ? 17-bit x 17-bit single-cycle hardware multiplier ? 32-bit by 16-bit hardware divider ? 16 x 16-bit working register array ? c compiler optimized instruction set architecture with flexible addressing modes ? linear program memory addressing, up to 12 mbytes ? linear data memory addressing, up to 64 kbytes ? two address generation units for separate read and write addressing of data memory analog features: ? 10-bit, up to 16-channel analog-to-digital (a/d) converter at 500 ksps: - conversions available in sleep mode ? three analog comparators with programmable input/ output configuration ? charge time measurement unit (ctmu) peripheral features: ? peripheral pin select: - allows independent i/o mapping of many peripherals at run time - continuous hardware integrity checking and safety interlocks prevent unintentional configuration changes - up to 46 available pins (100-pin devices) ? three 3-wire/4-wire spi modules (supports 4 frame modes) with 8-level fifo buffer ? three i 2 c? modules support multi-master/slave modes and 7-bit/10-bit addressing ? four uart modules: - supports rs-485, rs-232, lin/j2602 protocols and irda ? - on-chip hardware encoder/decoder for irda - auto-wake-up and auto-baud detect (abd) - 4-level deep fifo buffer ? five 16-bit timers/counters with programmable prescaler ? nine 16-bit capture inputs, each with a dedicated time base ? nine 16-bit compare/pwm outputs, each with a dedicated time base ? 8-bit parallel master port (pmp/psp): - up to 16 address pins - programmable polarity on control lines ? hardware real-time clock/calendar (rtcc): - provides clock, calendar and alarm functions ? programmable cyclic r edundancy check (crc) generator ? up to 5 external interrupt sources pic24fj device pins program memory (bytes) sram (bytes) remappable peripherals i 2 c? 10-bit a/d (ch) comparators pmp/psp jtag ctmu remappable pins timers 16-bit capture input compare/ pwm output uart w/ irda ? spi 64ga106 64 64k 16k 31 5 9 9 4 3 3 16 3 y y y 128ga106 64 128k 16k 31 5 9 9 4 3 3 16 3 y y y 192ga106 64 192k 16k 31 5 9 9 4 3 3 16 3 y y y 256ga106 64 256k 16k 31 5 9 9 4 3 3 16 3 y y y 64ga108 80 64k 16k 42 5 9 9 4 3 3 16 3 y y y 128ga108 80 128k 16k 42 5 9 9 4 3 3 16 3 y y y 192ga108 80 192k 16k 42 5 9 9 4 3 3 16 3 y y y 256ga108 80 256k 16k 42 5 9 9 4 3 3 16 3 y y y 64ga110 100 64k 16k 46 5 9 9 4 3 3 16 3 y y y 128ga110 100 128k 16k 46 5 9 9 4 3 3 16 3 y y y 192ga110 100 192k 16k 46 5 9 9 4 3 3 16 3 y y y 256ga110 100 256k 16k 46 5 9 9 4 3 3 16 3 y y y 64/80/100-pin, 16-bit, general purpose flash microcontrollers with peripheral pin select
pic24fj256ga110 family ds39905e-page 4 ? 2010 microchip technology inc. special microcontroller features: ? operating voltage range of 2.0v to 3.6v ? self-reprogrammable under software control ? 5.5v tolerant input (digital pins only) ? configurable open-drain outputs on digital i/o ? high-current sink/source (18 ma/18 ma) on all i/o ? selectable power management modes: - sleep, idle and doze modes with fast wake-up ? fail-safe clock monitor operation: - detects clock failure and switches to on-chip frc oscillator ? on-chip ldo regulator ? power-on reset (por), power-up timer (pwrt), low-voltage detect (lvd) and oscillator start-up timer (ost) ? flexible watchdog timer (wdt) with on-chip low-power rc oscillator for reliable operation ? in-circuit serial programming? (icsp?) and in-circuit debug (icd) via 2 pins ? jtag boundary scan support ? brown-out reset (bor) ? flash program memory: - 10,000 erase/write cycle endurance (minimum) - 20-year data retention minimum - selectable write protection boundary - write protection option for flash configuration words pin diagram (64-pin tqfp and qfn (1) ) 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 48 47 22 44 24 25 26 27 28 29 30 31 32 pic24fj128ga106 1 46 45 23 43 42 41 40 39 c3inb/cn15/rd6 rp20 /cn14/pmrd/rd5 rp25 /cn13/pmwr/rd4 rp22 /cn52/pmbe/rd3 rp23 /cn51/rd2 rp24 /cn50/rd1 cn62/pmd4/re4 cn61/pmd3/re3 cn60/pmd2/re2 cn59/pmd1/re1 cn68/rf0 v cap /v ddcore sosci/c3ind/cn1/rc13 rp11 /cn49/rd0 rp3 /cn55/pmcs2/rd10 rp4 /cn54/rd9 rtcc/ rp2 /cn53/rd8 rp12 /cn56/pmcs1/rd11 osco/clko/cn22/rc15 osci/clki/cn23/rc12 v dd scl1/cn83/rg2 asck1 /rpi45 /int0/cn72/rf6 rp30 /cn70/rf2 rp16 /cn71/rf3 sda1/cn84/rg3 sosco/c3inc/ rpi37 /t1ck/cn0/rc14 av dd an8/ rp8 /cn26/rb8 an9/ rp9 /cn27/pma7/rb9 tms/an10/cv ref /cn28/pma13/rb10 tdo/an11/cn29/pma12/rb11 v dd pgec2/an6/ rp6 /cn24/rb6 pged2/an7/ rp7 /cn25/rb7 cn63/pmd5/re5 scl3/cn64/pmd6/re6 sda3/cn65/pmd7/re7 pma5/ rp21 /c1ind/cn8/rg6 v dd pgec3/an5/c1ina/ rp18 /cn7/rb5 pged3/an4/c1inb/ rp28 /cn6/rb4 an3/c2ina/cn5/rb3 an2/c2inb/ rp13 /cn4/rb2 c1inc/ rp26 /cn9/pma4/rg7 c2ind/ rp19 /cn10/pma3/rg8 pgec1/an1/v ref -/ rp1 /cn3/rb1 c2inc/ rp27 /cn11/pma2/rg9 mclr tck/an12/cted2/cn30/pma11/rb12 tdi/pma10/an13/cted1/cn31/rb13 an14/ctpls/ rp14 /cn32/pma1/rb14 an15/refo/ rp29 /cn12/pma0/rb15 cn58/pmd0/re0 cn69/rf1 c3ina/cn16/rd7 v ss v ss v ss envreg 63 62 61 59 60 58 57 56 54 55 53 52 51 49 50 38 37 34 36 35 33 17 19 20 21 18 av ss 64 pged1/an0/v ref +/ rp0 /cn2/pma6/rb0 sda2/ rp10 /cn17/pma9/rf4 scl2/ rp17 /cn18/pma8/rf5 legend: shaded pins indicate pins tolerant to up to +5.5 v dc . rpn represents remappable pins for peripheral pin select (pps) feature. note 1: for qfn devices, the backplane on the underside of the device must also be connected to v ss . pic24fj192ga106 PIC24FJ256GA106 pic24fj64ga106
? 2010 microchip technology inc. ds39905e-page 5 pic24fj256ga110 family pin diagram (80-pin tqfp) 80 79 78 20 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 60 59 26 56 40 39 28 29 30 31 32 33 34 35 36 37 38 17 18 19 1 76 77 58 57 27 55 54 53 52 51 rp20 /cn14/pmrd/rd5 rp25 /cn13/pmwr/rd4 cn19/rd13 rpi42 /cn57/rd12 rp22 /cn52/pmbe/rd3 rp23 /cn51/rd2 rp24 /cn50/rd1 cn60/pmd2/re2 cn59/pmd1/re1 cn58/pmd0/re0 cn77/rg0 cn62/pmd4/re4 cn61/pmd3/re3 cn68/rf0 v cap /v ddcore sosci/c3ind/cn1/rc13 rp11 /cn49/rd0 rp3 /cn55/pmcs2/rd10 rp4 /cn54/rd9 rtcc/ rp2 /cn53/rd8 rp12 /cn56/pmcs1/rd11 sda2/ rpi35 /cn44/ra15 scl2/ rpi36 /cn43/ra14 osco/clko/cn22/rc15 osci/clki/cn23/rc12 v dd scl1/cn83/rg2 asck1/ rpi45 /int0/cn72/rf6 rpi44 /cn73/rf7 rp15 /cn74/rf8 sda1/cn84/rg3 rp30 /cn70/rf2 rp16 /cn71/rf3 sosco/c3inc/ pma6/v ref +/cn42/ra10 pma7/ vref -/cn41/ra9 av dd rp8 /an8/cn26/rb8 rp9 /an9/cn27/rb9 pma13/an10/cv ref /cn28/rb10 pma12/an11/cn29/rb11 v dd rpi43 /cn20/rd14 rp5 /cn21/rd15 pgec2/an6/ rp6 /cn24/rb6 pged2/ rp7 /an7/cn25/rb7 rp17 /cn18/pma8/rf5 rp10 /cn17/pma9/rf4 cn63/pmd5/re5 scl3/cn64/pmd6/re6 sda3/cn65/pmd7/re7 rpi38 /cn45/rc1 rpi40 /cn47/rc3 c1ind/ rp21 /cn8/pma5/rg6 v dd tms/ rpi33 /cn66/re8 tdo/ rpi34 /cn67/re9 pgec3/an5/c1ina/cn7/ rp18 /rb5 pged3 / an4/c1inb/ rp28 /cn6/rb4 an3/c2ina/cn5/rb3 an2/c2inb/ rp13 /cn4/rb2 c1inc/ rp26 /cn9/pma4/rg7 c2ind/ rp19 /cn10/pma3/rg8 pgec1/an1/ rp1 /cn3/rb1 pged1/an0/ rp0 /cn2/rb0 c2inc/ rp27 /cn11/pma2/rg9 mclr tck/an12/cted2/cn30/pma11/rb12 tdi/an13/cted1/cn31/pma10/rb13 an14/ctpls/ rp14 /cn32/pma1/rb14 an15/refo/ rp29 /cn12/pma0/rb15 cn78/rg1 cn69/rf1 c3ina/cn16/rd7 c3inb/cn15/rd6 v ss vss v ss envreg 75 74 73 71 72 70 69 68 66 67 65 64 63 61 62 50 49 46 48 47 45 44 43 42 41 21 23 24 25 22 av ss rpi37 /t1ck/cn0/rc14 legend: shaded pins indicate pins tolerant to up to +5.5 v dc . rpn represents remappable pins for peripheral pin select (pps) feature. pic24fj128ga108 pic24fj192ga108 pic24fj256ga108 pic24fj64ga108
pic24fj256ga110 family ds39905e-page 6 ? 2010 microchip technology inc. pin diagram (100-pin tqfp) 92 94 93 91 90 89 88 87 86 85 84 83 82 81 80 79 78 20 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 65 64 63 62 61 60 59 26 56 45 44 43 42 41 40 39 28 29 30 31 32 33 34 35 36 37 38 17 18 19 21 22 95 1 76 77 72 71 70 69 68 67 66 75 74 73 58 57 24 23 25 96 98 97 99 27 46 47 48 49 50 55 54 53 52 51 100 rp20 /cn14/pmrd/rd5 rp25 /cn13/pmwr/rd4 cn19/rd13 rpi42 /cn57/rd12 rp22 /cn52/pmbe/rd3 rp23 /cn51/rd2 rp24 /cn50/rd1 cn40/ra7 cn39/ra6 cn60/pmd2/re2 cn80/rg13 cn79/rg12 cn81/rg14 cn59/pmd1/re1 cn58/pmd0/re0 cn77/rg0 cn62/pmd4/re4 cn61/pmd3/re3 cn68/rf0 v cap /v ddcore sosci/c3ind/cn1/rc13 rp11 /cn49/rd0 rp3 /cn55/pmcs2/rd10 rp4 /cn54/rd9 rtcc/ rp2 /cn53/rd8 rp12 /cn56/pmcs1/rd11 asda2/ rpi35 /cn44/ra15 ascl2/ rpi36 /cn43/ra14 osco/clko/cn22/rc15 osci/clki/cn23/rc12 v dd scl1/cn83/rg2 asck1/ rpi45 /int0/cn72/rf6 rpi44 /cn73/rf7 rp15 /cn74/rf8 sda1/cn84/rg3 rp30 /cn70/rf2 rp16 /cn71/rf3 v ss sosco/c3inc/ pma6/v ref +/cn42/ra10 v ref -/cn41/pma7/ra9 av dd av ss an8/ rp8 /cn26/rb8 an9/ rp9 /cn27/rb9 an10/cv ref /cn28/pma13/rb10 an11/cn29/pma12/rb11 v dd rpi32 /cn75/rf12 rp31 /cn76/rf13 v ss v dd rp5 /cn21/rd15 rpi43 /cn20/rd14 pgec2/an6/ rp6 /cn24/rb6 pged2/an7/ rp7 /cn25/rb7 rp17 /cn18/pma8/rf5 rp10 /cn17/pma9/rf4 cn63/pmd5/re5 scl3/cn64/pmd6/re6 sda3/cn65/pmd7/re7 rpi38 /cn45/rc1 rpi39 /cn46/rc2 rpi40 /cn47/rc3 rpi41 /cn48/rc4 c1ind/ rp21 /cn8/pma5/rg6 v dd tms/cn33/ra0 rpi33 /cn66/re8 rpi34 /cn67/re9 pgec3/an5/c1ina/ rp18 /cn7/rb5 pged3/an4/c1inb/ rp28 /cn6/rb4 an3/c2ina/cn5/rb3 an2/c2inb/ rp13 /cn4/rb2 c1inc/ rp26 /cn9/pma4/rg7 c2ind/ rp19 /cn10/pma3/rg8 pgec1/an1/ rp1 /cn3/rb1 pged1/an0/ rp0 /cn2/rb0 cn82/rg15 v dd c2inc/ rp27 /cn11/pma2/rg9 mclr an12/cted2/cn30/pma11/rb12 an13/cted1/cn31/pma10/rb13 an14/ctpls/ rp14 /cn32/pma1/rb14 an15/refo/ rp29 /cn12/pma0/rb15 cn78/rg1 cn69/rf1 c3ina/cn16/rd7 c3inb/cn15/rd6 tdo/cn38/ra5 sda2/cn36/ra3 scl2/cn35/ra2 v ss v ss v ss envreg tdi/cn37/ra4 tck/cn34/ra1 rpi37 /t1ck/cn0/rc14 legend: shaded pins indicate pins tolerant to up to +5.5 v dc . rpn represents remappable pins for peripheral pin select (pps) feature. pic24fj128ga110 pic24fj192ga110 pic24fj256ga110 pic24fj64ga110
? 2010 microchip technology inc. ds39905e-page 7 pic24fj256ga110 family table of contents 1.0 device overview ............................................................................................................. ............................................................. 9 2.0 guidelines for getting started with 16-bit microcontrollers................................................................. ....................................... 23 3.0 cpu ........................................................................................................................ ................................................................... 29 4.0 memory organization ......................................................................................................... ........................................................ 35 5.0 flash program memory........................................................................................................ ...................................................... 57 6.0 resets ...................................................................................................................... .................................................................. 65 7.0 interrupt controller ........................................................................................................ ............................................................. 71 8.0 oscillator configuration ....................................... ............................................................. ........................................................ 115 9.0 power-saving features....................................................................................................... ..................................................... 125 10.0 i/o ports .................................................................................................................. ................................................................. 127 11.0 timer1 ..................................................................................................................... ................................................................. 155 12.0 timer2/3 and timer4/5 ..................................................................................................... ....................................................... 157 13.0 input capture with dedicated timer......................................................................................... ................................................ 163 14.0 output compare with dedicated timer ........................................................................................ ............................................ 167 15.0 serial peripheral interface (spi).......................................................................................... ..................................................... 175 16.0 inter-integrated circuit (i 2 c?) ............................................................................................................................ ..................... 185 17.0 universal asynchronous receiver transmitter (uart) ......................................................................... .................................. 193 18.0 parallel master port (pmp)................................................................................................. ...................................................... 201 19.0 real-time clock and calendar (rtcc) ....................................................................................... ........................................... 211 20.0 programmable cyclic redundancy check (crc) generator ....................................................................... ........................... 221 21.0 10-bit high-speed a/d converter ............................................................................................ ................................................ 225 22.0 triple comparator module................................................................................................... ..................................................... 235 23.0 comparator voltage reference............................................................................................... ................................................. 239 24.0 charge time measurement unit (ctmu) ........................................................................................ ........................................ 241 25.0 special features ........................................................................................................... ........................................................... 245 26.0 instruction set summary .................................................................................................... ...................................................... 257 27.0 development support........................................................................................................ ....................................................... 265 28.0 electrical characteristics ................................................................................................. ......................................................... 269 29.0 packaging information...................................................................................................... ........................................................ 305 appendix a: revision history................................................................................................... .......................................................... 319 index .......................................................................................................................... ....................................................................... 321 the microchip web site ......................................................................................................... ............................................................ 327 customer change notification service ........................................................................................... ................................................... 327 customer support............................................................................................................... ............................................................... 327 reader response ................................................................................................................ .............................................................. 328 product identification system .................................................................................................. .......................................................... 329
pic24fj256ga110 family ds39905e-page 8 ? 2010 microchip technology inc. to our valued customers it is our intention to provide our valued customers with the be st documentation possible to ensure successful use of your micro chip products. to this end, we will continue to improve our publications to better suit your needs. our publications will be refined and enhanced as new volumes and updates are introduced. if you have any questions or comments regardi ng this publication, please contact the marketing communications department via e-mail at docerrors@microchip.com or fax the reader response form in the back of this data sheet to (480) 792-4150. we welcome your feedback. most current data sheet to obtain the most up-to-date version of this data s heet, please register at our worldwide web site at: http://www.microchip.com you can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page . the last character of the literature number is the vers ion number, (e.g., ds30000a is version a of document ds30000). errata an errata sheet, describing minor operational differences fr om the data sheet and recommended workarounds, may exist for curren t devices. as device/documentation issues become known to us, we will publish an errata sheet. the errata will specify the revisi on of silicon and revision of document to which it applies. to determine if an errata sheet exists for a particular device, please check with one of the following: ? microchip?s worldwide web site; http://www.microchip.com ? your local microchip sales office (see last page) when contacting a sales office, please specify which device, re vision of silicon and data sheet (include literature number) you are using. customer notification system register on our web site at www.microchip.com to receive the most current information on all of our products.
? 2010 microchip technology inc. ds39905e-page 9 pic24fj256ga110 family 1.0 device overview this document contains device-specific information for the following devices: this family expands on the existing line of microchip?s 16-bit general purpose microcontrollers, combining enhanced computational performance with an expanded and highly configurable peripheral feature set. the pic24fj256ga110 family provides a new platform for high-performance applications, which have outgrown their 8-bit platforms, but don?t require the power of a digital signal processor. 1.1 core features 1.1.1 16-bit architecture central to all pic24f devices is the 16-bit modified harvard architecture, first introduced with microchip?s dspic ? digital signal controllers. the pic24f cpu core offers a wide range of enhancements, such as: ? 16-bit data and 24-bit address paths with the ability to move information between data and memory spaces ? linear addressing of up to 12 mbytes (program space) and 64 kbytes (data) ? a 16-element working register array with built-in software stack support ? a 17 x 17 hardware multiplier with support for integer math ? hardware support for 32 by 16-bit division ? an instruction set that supports multiple addressing modes and is optimized for high-level languages, such as ?c? ? operational performance up to 16 mips 1.1.2 power-saving technology all of the devices in the pic24fj256ga110 family incorporate a range of features that can significantly reduce power consumption during operation. key items include: ? on-the-fly clock switching: the device clock can be changed under software control to the timer1 source or the internal, low-power rc oscillator during operation, allowing the user to incorporate power-saving ideas into their software designs. ? doze mode operation: when timing-sensitive applications, such as serial communications, require the uninterrupted operation of peripherals, the cpu clock speed can be selectively reduced, allowing incremental power savings without missing a beat. ? instruction-based power-saving modes: the microcontroller can suspend all operations, or selectively shut down its core while leaving its peripherals active, with a single instruction in software. 1.1.3 oscillator options and features all of the devices in the pic24fj256ga110 family offer five different oscillator options, allowing users a range of choices in developing application hardware. these include: ? two crystal modes using crystals or ceramic resonators. ? two external clock modes offering the option of a divide-by-2 clock output. ? a fast internal oscillator (frc) with a nominal 8 mhz output, which can also be divided under software control to provide clock speeds as low as 31 khz. ? a phase lock loop (pll) frequency multiplier available to the external oscillator modes and the frc oscillator, which allows clock speeds of up to 32 mhz. ? a separate internal rc oscillator (lprc) with a fixed 31 khz output, which provides a low-power option for timing-insensitive applications. the internal oscillator block also provides a stable reference source for the fail-safe clock monitor. this option constantly monitors the main clock source against a reference signal provided by the internal oscillator and enables the controller to switch to the internal oscillator, allowing for continued low-speed operation or a safe application shutdown. 1.1.4 easy migration regardless of the memory size, all devices share the same rich set of peripherals, allowing for a smooth migration path as applications grow and evolve. the consistent pinout scheme used throughout the entire family also aids in migrating from one device to the next larger, or even in jumping from 64-pin to 100-pin devices. the pic24f family is pin-compatible with devices in the dspic33 and pic32 families, and shares some compatibility with the pinout schema for pic18 and dspic30 devices. this extends the ability of applica- tions to grow from the relatively simple, to the powerful and complex, yet still selecting a microchip device. ? pic24fj64ga106 ? pic24fj64ga110 ? pic24fj128ga106 ? pic24fj128ga110 ? pic24fj192ga106 ? pic24fj192ga110 ? PIC24FJ256GA106 ? pic24fj256ga110 ? pic24fj64ga108 ? pic24fj128ga108 ? pic24fj192ga108 ? pic24fj256ga108
pic24fj256ga110 family ds39905e-page 10 ? 2010 microchip technology inc. 1.2 other special features ? peripheral pin select: the peripheral pin select (pps) feature allows most digital peripherals to be mapped over a fixed set of digital i/o pins. users may independently map the input and/or output of any one of the many digital peripherals to any one of the i/o pins. ? communications: the pic24fj256ga110 family incorporates a range of serial communication peripherals to handle a range of application requirements. there are three independent i 2 c? modules that support both master and slave modes of operation. devices also have, through the peripheral pin select (pps) feature, four independent uarts with built-in irda ? encoder/decoders and three spi modules. ? analog features: all members of the pic24fj256ga110 family include a 10-bit a/d converter module and a triple comparator module. the a/d module incorporates program- mable acquisition time, allowing for a channel to be selected and a conversion to be initiated with- out waiting for a sampling period, as well as faster sampling speeds. the comparator module includes three analog comparators that are configurable for a wide range of operations. ? ctmu interface: in addition to their other analog features, members of the pic24fj256ga110 family include the brand new ctmu interface module. this provides a convenient method for precision time measurement and pulse genera- tion, and can serve as an interface for capacitive sensors. ? parallel master port: one of the general purpose i/o ports can be reconfigured for enhanced parallel data communications. in this mode, the port can be configured for both master and slave operations, and supports 8-bit transfers with up to 16 external address lines in master modes. ? real-time clock/calendar: this module implements a full-featured clock and calendar with alarm functions in hardware, freeing up the timer resources and program memory space for the use of the core application. 1.3 details on individual family members devices in the pic24fj256ga110 family are available in 64-pin, 80-pin and 100-pin packages. the general block diagram for all devices is shown in figure 1-1 . the devices are differentiated from each other in four ways: 1. flash program memory (64 kbytes for pic24fj64ga1 devices, 128 kbytes for pic24fj128ga1 devices, 192 kbytes for pic24fj192ga1 devices and 256 kbytes for pic24fj256ga1 devices). 2. available i/o pins and ports (53 pins on 6 ports for 64-pin devices, 69 pins on 7 ports for 80-pin devices and 85 pins on 7 ports for 100-pin devices). 3. available interrupt-on-change notification (icn) inputs (same as the number of available i/o pins for all devices). 4. available remappable pins (31 pins on 64-pin devices, 42 pins on 80-pin devices and 46 pins on 100-pin devices) all other features for devices in this family are identical. these are summarized in ta b l e 1 - 1 . a list of the pin features available on the pic24fj256ga110 family devices, sorted by function, is shown in tab l e 1 - 4 . note that this table shows the pin location of individual peripheral features and not how they are multiplexed on the same pin. this information is provided in the pinout diagrams in the beginning of this data sheet. multiplexed features are sorted by the priority given to a feature, with the highest priority peripheral being listed first.
? 2010 microchip technology inc. ds39905e-page 11 pic24fj256ga110 family table 1-1: device features for the pi c24fj256ga110 family: 64-pin devices features pic24fj64ga106 pic24fj128ga106 pic24fj192ga106 PIC24FJ256GA106 operating frequency dc ? 32 mhz program memory (bytes) 64k 128k 192k 256k program memory (instructions) 22,016 44,032 67,072 87,552 data memory (bytes) 16,384 interrupt sources (soft vectors/nmi traps) 66 (62/4) i/o ports ports b, c, d, e, f, g total i/o pins 53 remappable pins 31 (29 i/o, 2 input only) timers: 5 (1) total number (16-bit) 32-bit (from paired 16-bit timers) 2 input capture channels 9 (1) output compare/pwm channels 9 (1) input change notification interrupt 53 serial communications: uart 4 (1) spi (3-wire/4-wire) 3 (1) i 2 c? 3 parallel communications (pmp/psp) yes jtag boundary scan yes 10-bit analog-to-digital module (input channels) 16 analog comparators 3 ctmu interface yes resets (and delays) por, bor, reset instruction, mclr , wdt; illegal opcode, repeat instruction, hardware traps, configuration word mismatch (pwrt, ost, pll lock) instruction set 76 base instructions, multiple addressing mode variations packages 64-pin tqfp note 1: peripherals are accessible through remappable pins.
pic24fj256ga110 family ds39905e-page 12 ? 2010 microchip technology inc. table 1-2: device features for the pi c24fj256ga110 family: 80-pin devices features pic24fj64ga108 pic24fj128ga108 pic24fj192ga108 pic24fj256ga108 operating frequency dc ? 32 mhz program memory (bytes) 64k 128k 192k 256k program memory (instructions) 22,016 44,032 67,072 87,552 data memory (bytes) 16,384 interrupt sources (soft vectors/nmi traps) 66 (62/4) i/o ports ports a, b, c, d, e, f, g total i/o pins 69 remappable pins 42 (31 i/o, 11 input only) timers: total number (16-bit) 5 (1) 32-bit (from paired 16-bit timers) 2 input capture channels 9 (1) output compare/pwm channels 9 (1) input change notification interrupt 69 serial communications: uart 4 (1) spi (3-wire/4-wire) 3 (1) i 2 c? 3 parallel communications (pmp/psp) yes jtag boundary scan yes 10-bit analog-to-digital module (input channels) 16 analog comparators 3 ctmu interface yes resets (and delays) por, bor, reset instruction, mclr , wdt; illegal opcode, repeat instruction, hardware traps, configuration word mismatch ( p w r t, o s t, p l l l o c k ) instruction set 76 base instructions, multiple addressing mode variations packages 80-pin tqfp note 1: peripherals are accessible through remappable pins.
? 2010 microchip technology inc. ds39905e-page 13 pic24fj256ga110 family table 1-3: device features for the pic24fj256ga110 family: 100-pin devices features pic24fj64ga110 pic24fj128ga110 pic24fj192ga110 pic24fj256ga110 operating frequency dc ? 32 mhz program memory (bytes) 64k 128k 192k 256k program memory (instructions) 22,016 44,032 67,072 87,552 data memory (bytes) 16,384 interrupt sources (soft vectors/nmi traps) 66 (62/4) i/o ports ports a, b, c, d, e, f, g total i/o pins 85 remappable pins 46 (32 i/o, 14 input only) timers: 5 (1) total number (16-bit) 32-bit (from paired 16-bit timers) 2 input capture channels 9 (1) output compare/pwm channels 9 (1) input change notification interrupt 85 serial communications: uart 4 (1) spi (3-wire/4-wire) 3 (1) i 2 c? 3 parallel communications (pmp/psp) yes jtag boundary scan yes 10-bit analog-to-digital module (input channels) 16 analog comparators 3 ctmu interface yes resets (and delays) por, bor, reset instruction, mclr , wdt; illegal opcode, repeat instruction, hardware traps, configuration word mismatch (pwrt, ost, pll lock) instruction set 76 base instructions, multiple addressing mode variations packages 100-pin tqfp note 1: peripherals are accessible through remappable pins.
pic24fj256ga110 family ds39905e-page 14 ? 2010 microchip technology inc. figure 1-1: pic24fj256ga110 family general block diagram instruction decode & control 16 16 program counter 16-bit alu 23 24 data bus inst register 16 divide support inst latch 16 ea mux read agu write agu 16 16 8 interrupt controller psv & table data access control block stack control logic repeat control logic data latch data ram address latch address latch program memory data latch 16 address bus literal data 23 control signals 16 16 16 x 16 w reg array multiplier 17x17 osci/clki osco/clko v dd , timing generation v ss mclr power-up timer oscillator start-up timer power-on reset watchdog timer bor and precision reference band gap frc/lprc oscillators regulator voltage v ddcore /v cap envreg porta (1) portc (1) (13 i/o) (8 i/o) portb (16 i/o) note 1: not all i/o pins or features are implemented on all device pinout configurations. see ta b l e 1 - 4 for specific implementations by pin count . 2: bor functionality is provided when the on-board voltage regulator is enabled. 3: these peripheral i/os are only accessible through remappable pins. portd (1) (16 i/o) comparators (3) timer2/3 (3) timer1 rtcc ic adc 10-bit pwm/oc spi i2c timer4/5 (3) pmp/psp 1-9 (3) icns (1) uart lvd (2) refo porte (1) portg (1) (10 i/o) (12 i/o) portf (1) (11 i/o) 1/2/3 (3) 1/2/3 1/2/3/4 (3) 1-9 (3) ctmu pch pcl
? 2010 microchip technology inc. ds39905e-page 15 pic24fj256ga110 family table 1-4: pic24fj256ga110 fa mily pinout descriptions function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp an0 16 20 25 i ana a/d analog inputs. an1 15 19 24 i ana an2 14 18 23 i ana an3 13 17 22 i ana an4 12 16 21 i ana an5 11 15 20 i ana an6 17 21 26 i ana an7 18 22 27 i ana an8 21 27 32 i ana an9 22 28 33 i ana an10 23 29 34 i ana an11 24 30 35 i ana an12 27 33 41 i ana an13 28 34 42 i ana an14 29 35 43 i ana an15 30 36 44 i ana ascl2 ? ? 66 i/o i 2 c alternate i2c2 synchronous serial clock input/output. asda2 ? ? 67 i/o i 2 c alternate i2c2 data input/output. av dd 19 25 30 p ? positive supply for analog modules. av ss 20 26 31 p ? ground reference for analog modules. c1ina 11 15 20 i ana comparator 1 input a. c1inb 12 16 21 i ana comparator 1 input b. c1inc 5 7 11 i ana comparator 1 input c. c1ind 4 6 10 i ana comparator 1 input d. c2ina 13 17 22 i ana comparator 2 input a. c2inb 14 18 23 i ana comparator 2 input b. c2inc 8 10 14 i ana comparator 2 input c. c2ind 6 8 12 i ana comparator 2 input d. c3ina 55 69 84 i ana comparator 3 input a. c3inb 54 68 83 i ana comparator 3 input b. c3inc 48 60 74 i ana comparator 3 input c. c3ind 47 59 73 i ana comparator 3 input d. clki 39 49 63 i ana main clock input connection. clko 40 50 64 o ? system clock output. legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
pic24fj256ga110 family ds39905e-page 16 ? 2010 microchip technology inc. cn0 48 60 74 i st interrupt-on-change inputs. cn1 47 59 73 i st cn2 16 20 25 i st cn3 15 19 24 i st cn4 14 18 23 i st cn5 13 17 22 i st cn6 12 16 21 i st cn7 11 15 20 i st cn8 4 6 10 i st cn9 5 7 11 i st cn10 6 8 12 i st cn11 8 10 14 i st cn12 30 36 44 i st cn13 52 66 81 i st cn14 53 67 82 i st cn15 54 68 83 i st cn16 55 69 84 i st cn17 31 39 49 i st cn18 32 40 50 i st cn19 ? 65 80 i st cn20 ? 37 47 i st cn21 ? 38 48 i st cn22 40 50 64 i st cn23 39 49 63 i st cn24 17 21 26 i st cn25 18 22 27 i st cn26 21 27 32 i st cn27 22 28 33 i st cn28 23 29 34 i st cn29 24 30 35 i st cn30 27 33 41 i st cn31 28 34 42 i st cn32 29 35 43 i st cn33 ? ? 17 i st cn34 ? ? 38 i st cn35 ? ? 58 i st cn36 ? ? 59 i st cn37 ? ? 60 i st cn38 ? ? 61 i st cn39 ? ? 91 i st cn40 ? ? 92 i st cn41 ? 23 28 i st cn42 ? 24 29 i st table 1-4: pic24fj256ga110 family pinout descriptions (continued) function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
? 2010 microchip technology inc. ds39905e-page 17 pic24fj256ga110 family cn43 ? 52 66 i st interrupt-on-change inputs. cn44 ? 53 67 i st cn45 ? 4 6 i st cn46 ? ? 7 i st cn47 ? 5 8 i st cn48 ? ? 9 i st cn49 46 58 72 i st cn50 49 61 76 i st cn51 50 62 77 i st cn52 51 63 78 i st cn53 42 54 68 i st cn54 43 55 69 i st cn55 44 56 70 i st cn56 45 57 71 i st cn57 ? 64 79 i st cn58 60 76 93 i st cn59 61 77 94 i st cn60 62 78 98 i st cn61 63 79 99 i st cn62 64 80 100 i st cn63 1 1 3 i st cn64 2 2 4 i st cn65 3 3 5 i st cn66 ? 13 18 i st cn67 ? 14 19 i st cn68 58 72 87 i st cn69 59 73 88 i st cn70 34 42 52 i st cn71 33 41 51 i st cn72 35 45 55 i st cn73 ? 44 54 i st cn74 ? 43 53 i st cn75 ? ? 40 i st cn76 ? ? 39 i st cn77 ? 75 90 i st cn78 ? 74 89 i st cn79 ? ? 96 i st cn80 ? ? 97 i st cn81 ? ? 95 i st cn82 ? ? 1 i st cn83 37 47 57 i st cn84 36 46 56 i st table 1-4: pic24fj256ga110 family pinout descriptions (continued) function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
pic24fj256ga110 family ds39905e-page 18 ? 2010 microchip technology inc. cted1 28 34 42 i ana ctmu external edge input 1. cted2 27 33 41 i ana ctmu external edge input 2. ctpls 29 35 43 o ? ctmu pulse output. cv ref 23 29 34 o ? comparator voltage reference output. envreg 57 71 86 i st voltage regulator enable. int0 35 45 55 i st external interrupt input. mclr 7913 i st master clear (device reset) input. this line is brought low to cause a reset. osci 39 49 63 i ana main oscillator input connection. osco 40 50 64 o ana main oscillator output connection. pgec1 15 19 24 i/o st in-circuit debugger/emulator/icsp? programming clock. pged1 16 20 25 i/o st in-circuit debugger/emulator/icsp programming data. pgec2 17 21 26 i/o st in-circuit debugger/emulator/icsp programming clock. pged2 18 22 27 i/o st in-circuit debugger/emulator/icsp programming data. pgec3 11 15 20 i/o st in-circuit debugger/emulator/icsp programming clock. pged3 12 16 21 i/o st in-circuit debugger/emulator/icsp programming data. pma0 30 36 44 i/o st parallel master port address bit 0 input (buffered slave modes) and output (master modes). pma1 29 35 43 i/o st parallel master port address bit 1 input (buffered slave modes) and output (master modes). pma2 8 10 14 o ? parallel master port address (demultiplexed master modes). pma3 6 8 12 o ? pma4 5 7 11 o ? pma5 4 6 10 o ? pma6 16 24 29 o ? pma7 22 23 28 o ? pma8 32 40 50 o ? pma9 31 39 49 o ? pma10 28 34 42 o ? pma11 27 33 41 o ? pma12 24 30 35 o ? pma13 23 29 34 o ? pmcs1 45 57 71 i/o st/ttl parallel master port chip select 1 strobe/address bit 15. pmcs2 44 56 70 o st parallel master port chip select 2 strobe/address bit 14. pmbe 51 63 78 o ? parallel master port byte enable strobe. pmd0 60 76 93 i/o st/ttl parallel master port data (demultiplexed master mode) or address/data (multiplexed master modes). pmd1 61 77 94 i/o st/ttl pmd2 62 78 98 i/o st/ttl pmd3 63 79 99 i/o st/ttl pmd4 64 80 100 i/o st/ttl pmd5113i/ost/ttl pmd6224i/ost/ttl pmd7335i/ost/ttl pmrd 53 67 82 o ? parallel master port read strobe. pmwr 52 66 81 o ? parallel master port write strobe. table 1-4: pic24fj256ga110 family pinout descriptions (continued) function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
? 2010 microchip technology inc. ds39905e-page 19 pic24fj256ga110 family ra0 ? ? 17 i/o st porta digital i/o. ra1 ? ? 38 i/o st ra2 ? ? 58 i/o st ra3 ? ? 59 i/o st ra4 ? ? 60 i/o st ra5 ? ? 61 i/o st ra6 ? ? 91 i/o st ra7 ? ? 92 i/o st ra9 ? 23 28 i/o st ra10 ? 24 29 i/o st ra14 ? 52 66 i/o st ra15 ? 53 67 i/o st rb0 16 20 25 i/o st portb digital i/o. rb1 15 19 24 i/o st rb2 14 18 23 i/o st rb3 13 17 22 i/o st rb4 12 16 21 i/o st rb5 11 15 20 i/o st rb6 17 21 26 i/o st rb7 18 22 27 i/o st rb8 21 27 32 i/o st rb9 22 28 33 i/o st rb10 23 29 34 i/o st rb11 24 30 35 i/o st rb12 27 33 41 i/o st rb13 28 34 42 i/o st rb14 29 35 43 i/o st rb15 30 36 44 i/o st rc1 ? 4 6 i/o st portc digital i/o. rc2 ? ? 7 i/o st rc3 ? 5 8 i/o st rc4 ? ? 9 i/o st rc12 39 49 63 i/o st rc13 47 59 73 i/o st rc14 48 60 74 i/o st rc15 40 50 64 i/o st table 1-4: pic24fj256ga110 family pinout descriptions (continued) function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
pic24fj256ga110 family ds39905e-page 20 ? 2010 microchip technology inc. rd0 46 58 72 i/o st portd digital i/o. rd1 49 61 76 i/o st rd2 50 62 77 i/o st rd3 51 63 78 i/o st rd4 52 66 81 i/o st rd5 53 67 82 i/o st rd6 54 68 83 i/o st rd7 55 69 84 i/o st rd8 42 54 68 i/o st rd9 43 55 69 i/o st rd10 44 56 70 i/o st rd11 45 57 71 i/o st rd12 ? 64 79 i/o st rd13 ? 65 80 i/o st rd14 ? 37 47 i/o st rd15 ? 38 48 i/o st re0 60 76 93 i/o st porte digital i/o. re1 61 77 94 i/o st re2 62 78 98 i/o st re3 63 79 99 i/o st re4 64 80 100 i/o st re5 113i/ost re6 224i/ost re7 335i/ost re8 ? 13 18 i/o st re9 ? 14 19 i/o st refo 30 36 44 o ? reference clock output. rf0 58 72 87 i/o st portf digital i/o. rf1 59 73 88 i/o st rf2 34 42 52 i/o st rf3 33 41 51 i/o st rf4 31 39 49 i/o st rf5 32 40 50 i/o st rf6 35 45 55 i/o st rf7 ? 44 54 i/o st rf8 ? 43 53 i/o st rf12 ? ? 40 i/o st rf13 ? ? 39 i/o st table 1-4: pic24fj256ga110 family pinout descriptions (continued) function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
? 2010 microchip technology inc. ds39905e-page 21 pic24fj256ga110 family rg0 ? 75 90 i/o st portg digital i/o. rg1 ? 74 89 i/o st rg2 37 47 57 i/o st rg3 36 46 56 i/o st rg6 4 6 10 i/o st rg7 5 7 11 i/o st rg8 6 8 12 i/o st rg9 8 10 14 i/o st rg12 ? ? 96 i/o st rg13 ? ? 97 i/o st rg14 ? ? 95 i/o st rg15 ? ? 1 i/o st rp0 16 20 25 i/o st remappable peripheral (input or output). rp1 15 19 24 i/o st rp2 42 54 68 i/o st rp3 44 56 70 i/o st rp4 43 55 69 i/o st rp5 ? 38 48 i/o st rp6 17 21 26 i/o st rp7 18 22 27 i/o st rp8 21 27 32 i/o st rp9 22 28 33 i/o st rp10 31 39 49 i/o st rp11 46 58 72 i/o st rp12 45 57 71 i/o st rp13 14 18 23 i/o st rp14 29 35 43 i/o st rp15 ? 43 53 i/o st rp16 33 41 51 i/o st rp17 32 40 50 i/o st rp18 11 15 20 i/o st rp19 6 8 12 i/o st rp20 53 67 82 i/o st rp21 4 6 10 i/o st rp22 51 63 78 i/o st rp23 50 62 77 i/o st rp24 49 61 76 i/o st rp25 52 66 81 i/o st rp26 5 7 11 i/o st rp27 8 10 14 i/o st rp28 12 16 21 i/o st rp29 30 36 44 i/o st rp30 34 42 52 i/o st rp31 ? ? 39 i/o st table 1-4: pic24fj256ga110 family pinout descriptions (continued) function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
pic24fj256ga110 family ds39905e-page 22 ? 2010 microchip technology inc. rpi32 ? ? 40 i st remappable peripheral (input only). rpi33 ? 13 18 i st rpi34 ? 14 19 i st rpi35 ? 53 67 i st rpi36 ? 52 66 i st rpi37 48 60 74 i st rpi38 ? 4 6 i st rpi39 ? ? 7 i st rpi40 ? 5 8 i st rpi41 ? ? 9 i st rpi42 ? 64 79 i st rpi43 ? 37 47 i st rpi44 ? 44 54 i st rpi45 35 45 55 i st rtcc 42 54 68 o ? real-time clock alarm/seconds pulse output. scl1 37 47 57 i/o i 2 c i2c1 synchronous serial clock input/output. scl2 32 52 58 i/o i 2 c i2c2 synchronous serial clock input/output. scl3224i/oi 2 c i2c3 synchronous serial clock input/output. sda1 36 46 56 i/o i 2 c i2c1 data input/output. sda2 31 53 59 i/o i 2 c i2c2 data input/output. sda3335i/oi 2 c i2c3 data input/output. sosci 47 59 73 i ana secondary oscillator/timer1 clock input. sosco 48 60 74 o ana secondary oscillator/timer1 clock output. t1ck 48 60 74 i st timer1 clock. tck 27 33 38 i st jtag test clock input. tdi 28 34 60 i st jtag test data input. tdo 24 14 61 o ? jtag test data output. tms 23 13 17 i st jtag test mode select input. v cap 56 70 85 p ? external filter capacitor connection (regulator enabled). v dd 10, 26, 38 12, 32, 48 2, 16, 37, 46, 62 p ? positive supply for peripheral digital logic and i/o pins. v ddcore 56 70 85 p ? positive supply for microcontroller core logic (regulator disabled). v ref - 15 23 28 i ana a/d and comparator reference voltage (low) input. v ref + 16 24 29 i ana a/d and comparator reference voltage (high) input. v ss 9, 25, 41 11, 31, 51 15, 36, 45, 65, 75 p ? ground reference for logic and i/o pins. table 1-4: pic24fj256ga110 family pinout descriptions (continued) function pin number i/o input buffer description 64-pin tqfp, qfn 80-pin tqfp 100-pin tqfp legend: ttl = ttl input buffer st = schmitt trigger input buffer ana = analog level input/output i 2 c? = i 2 c/smbus input buffer
? 2010 microchip technology inc. ds39905e-page 23 pic24fj256ga110 family 2.0 guidelines for getting started with 16-bit microcontrollers 2.1 basic connection requirements getting started with the pic24fj256ga110 family family of 16-bit microcontrollers requires attention to a minimal set of device pin connections before proceeding with development. the following pins must always be connected: ?all v dd and v ss pins (see section 2.2 ?power supply pins? ) ?all av dd and av ss pins, regardless of whether or not the analog device features are used (see section 2.2 ?power supply pins? ) ?mclr pin (see section 2.3 ?master clear (mclr) pin? ) ? envreg/disvreg and v cap /v ddcore pins (pic24f j devices only) (see section 2.4 ?voltage regulator pins (envreg/disvreg and v cap /v ddcore )? ) these pins must also be connected if they are being used in the end application: ? pgecx/pgedx pins used for in-circuit serial programming? (icsp?) and debugging purposes (see section 2.5 ?icsp pins? ) ? osci and osco pins when an external oscillator source is used (see section 2.6 ?external oscillator pins? ) additionally, the following pins may be required: ?v ref +/v ref - pins used when external voltage reference for analog modules is implemented the minimum mandatory connections are shown in figure 2-1 . figure 2-1: recommended minimum connections note: the av dd and av ss pins must always be connected, regardless of whether any of the analog modules are being used. pic24fjxxxx v dd v ss v dd v ss v ss v dd av dd av ss v dd v ss c1 r1 v dd mclr v cap /v ddcore r2 (en/dis)vreg (1) c7 c2 (2) c3 (2) c4 (2) c5 (2) c6 (2) key (all values are recommendations): c1 through c6: 0.1 ? f, 20v ceramic c7: 10 ? f, 6.3v or greater, tantalum or ceramic r1: 10 k ? r2: 100 ? to 470 ? note 1: see section 2.4 ?voltage regulator pins (envreg/disvreg and v cap /v ddcore )? for explanation of envreg/disvreg pin connections. 2: the example shown is for a pic24f device with five v dd /v ss and av dd /av ss pairs. other devices may have more or less pairs; adjust the number of decoupling capacitors appropriately. (1)
pic24fj256ga110 family ds39905e-page 24 ? 2010 microchip technology inc. 2.2 power supply pins 2.2.1 decoupling capacitors the use of decoupling capacitors on every pair of power supply pins, such as v dd , v ss , av dd and av ss is required. consider the following criteria when using decoupling capacitors: ? value and type of capacitor: a 0.1 ? f (100 nf), 10-20v capacitor is recommended. the capacitor should be a low-esr device with a resonance frequency in the range of 200 mhz and higher. ceramic capacitors are recommended. ? placement on the printed circuit board: the decoupling capacitors should be placed as close to the pins as possible. it is recommended to place the capacitors on the same side of the board as the device. if space is constricted, the capacitor can be placed on another layer on the pcb using a via; however, ensure that the trace length from the pin to the capacitor is no greater than 0.25 inch (6 mm). ? handling high-frequency noise: if the board is experiencing high-frequency noise (upward of tens of mhz), add a second ceramic type capaci- tor in parallel to the above described decoupling capacitor. the value of the second capacitor can be in the range of 0.01 ? f to 0.001 ? f. place this second capacitor next to each primary decoupling capacitor. in high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible (e.g., 0.1 ? f in parallel with 0.001 ? f). ? maximizing performance: on the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. this ensures that the decoupling capacitors are first in the power chain. equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing pcb trace inductance. 2.2.2 tank capacitors on boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including microcontrollers to supply a local power source. the value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. in other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. typical values range from 4.7 ? f to 47 ? f. 2.3 master clear (mclr ) pin the mclr pin provides two specific device functions: device reset, and device programming and debugging. if programming and debugging are not required in the end application, a direct connection to v dd may be all that is required. the addition of other components, to help increase the application?s resistance to spurious resets from voltage sags, may be beneficial. a typical configuration is shown in figure 2-1 . other circuit designs may be implemented, depending on the application?s requirements. during programming and debugging, the resistance and capacitance that can be added to the pin must be considered. device programmers and debuggers drive the mclr pin. consequently, specific voltage levels (v ih and v il ) and fast signal transitions must not be adversely affected. therefore, specific values of r1 and c1 will need to be adjusted based on the application and pcb requirements. for example, it is recommended that the capacitor, c1, be isolated from the mclr pin during programming and debugging operations by using a jumper ( figure 2-2 ). the jumper is replaced for normal run-time operations. any components associated with the mclr pin should be placed within 0.25 inch (6 mm) of the pin. figure 2-2: example of mclr pin connections note 1: r1 ? 10 k ? is recommended. a suggested starting value is 10 k ? . ensure that the mclr pin v ih and v il specifications are met. 2: r2 ? 470 ? will limit any current flowing into mclr from the external capacitor, c, in the event of mclr pin breakdown, due to electrostatic discharge (esd) or electrical overstress (eos). ensure that the mclr pin v ih and v il specifications are met. c1 r2 r1 v dd mclr pic24fxxxx jp
? 2010 microchip technology inc. ds39905e-page 25 pic24fj256ga110 family 2.4 voltage regulator pins (envreg/disvreg and v cap /v ddcore ) the on-chip voltage regulator enable/disable pin (envreg or disvreg, depending on the device family) must always be connected directly to either a supply voltage or to ground. the particular connection is determined by whether or not the regulator is to be used: ? for envreg, tie to v dd to enable the regulator, or to ground to disable the regulator ? for disvreg, tie to ground to enable the regulator or to v dd to disable the regulator refer to section 25.2 ?on-chip voltage regulator? for details on connecting and using the on-chip regulator. when the regulator is enabled, a low-esr (< 5 ? ) capacitor is required on the v cap /v ddcore pin to stabilize the voltage regulator output voltage. the v cap /v ddcore pin must not be connected to v dd and must use a capacitor of 10 f connected to ground. the type can be ceramic or tantalum. suitable examples of capacitors are shown in ta bl e 2 - 1 . capacitors with equivalent specification can be used. designers may use figure 2-3 to evaluate esr equivalence of candidate devices. the placement of this capacitor should be close to v cap /v ddcore . it is recommended that the trace length not exceed 0.25 inch (6 mm). refer to section 28.0 ?electrical characteristics? for additional information. when the regulator is disabled, the v cap /v ddcore pin must be tied to a voltage supply at the v ddcore level. refer to section 28.0 ?electrical characteristics? for information on v dd and v ddcore . figure 2-3: frequency vs. esr performance for suggested v cap . note: this section applies only to pic24f j devices with an on-chip voltage regulator. 10 1 0.1 0.01 0.001 0.01 0.1 1 10 100 1000 10,000 frequency (mhz) esr ( ? ) note: typical data measurement at 25c, 0v dc bias. table 2-1: suitable capacitor equivalents make part # nominal capacitance base tolerance rated voltage temp. range tdk c3216x7r1c106k 10 f 10% 16v -55 to 125oc tdk c3216x5r1c106k 10 f 10% 16v -55 to 85oc panasonic ecj-3yx1c106k 10 f 10% 16v -55 to 125oc panasonic ecj-4yb1c106k 10 f 10% 16v -55 to 85oc murata grm32dr71c106ka01l 10 f 10% 16v -55 to 125oc murata grm31cr61c106kc31l 10 f 10% 16v -55 to 85oc
pic24fj256ga110 family ds39905e-page 26 ? 2010 microchip technology inc. 2.4.1 considerations for ceramic capacitors in recent years, large value, low-voltage, surface-mount ceramic capacitors have become very cost effective in sizes up to a few tens of microfarad. the low-esr, small physical size and other properties make ceramic capacitors very attractive in many types of applications. ceramic capacitors are suitable for use with the inter- nal voltage regulator of this microcontroller. however, some care is needed in selecting the capacitor to ensure that it maintains sufficient capacitance over the intended operating range of the application. typical low-cost, 10 ? f ceramic capacitors are available in x5r, x7r and y5v dielectric ratings (other types are also available, but are less common). the initial toler- ance specifications for these types of capacitors are often specified as 10% to 20% (x5r and x7r), or -20%/+80% (y5v). however, the effective capacitance that these capacitors provide in an application circuit will also vary based on additional factors, such as the applied dc bias voltage and the temperature. the total in-circuit tolerance is, therefore, much wider than the initial tolerance specification. the x5r and x7r capacitors typically exhibit satisfac- tory temperature stability (ex: 15% over a wide temperature range, but consult the manufacturer's data sheets for exact specifications). however, y5v capaci- tors typically have extreme temperature tolerance specifications of +22%/-82%. due to the extreme tem- perature tolerance, a 10 ? f nominal rated y5v type capacitor may not deliver enough total capacitance to meet minimum internal voltage regulator stability and transient response requirements. therefore, y5v capacitors are not recommended for use with the internal regulator if the application must operate over a wide temperature range. in addition to temperature tolerance, the effective capacitance of large value ceramic capacitors can vary substantially, based on the amount of dc voltage applied to the capacitor. this effect can be very signifi- cant, but is often overlooked or is not always documented. typical dc bias voltage vs. capacitance graph for x7r type capacitors is shown in figure 2-4 . figure 2-4: dc bias voltage vs. capacitance characteristics when selecting a ceramic capacitor to be used with the internal voltage regulator, it is suggested to select a high-voltage rating, so that the operating voltage is a small percentage of the maximum rated capacitor volt- age. for example, choose a ceramic capacitor rated at 16v for the 2.5v or 1.8v core voltage. suggested capacitors are shown in table 2-1 . 2.5 icsp pins the pgecx and pgedx pins are used for in-circuit serial programming (icsp) and debugging purposes. it is recommended to keep the trace length between the icsp connector and the icsp pins on the device as short as possible. if the icsp connector is expected to experience an esd event, a series resistor is recom- mended, with the value in the range of a few tens of ohms, not to exceed 100 ? . pull-up resistors, series diodes and capacitors on the pgecx and pgedx pins are not recommended as they will interfere with the programmer/debugger communi- cations to the device. if such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. alternatively, refer to the ac/dc characteristics and timing requirements information in the respective device flash programming specification for information on capacitive loading limits and pin input voltage high (v ih ) and input low (v il ) requirements. for device emulation, ensure that the ?communication channel select? (i.e., pgecx/pgedx pins), programmed into the device, matches the physical connections for the icsp to the microchip debugger/emulator tool. for more information on available microchip development tools connection requirements, refer to section 27.0 ?development support? . -80 -70 -60 -50 -40 -30 -20 -10 0 10 5 1011121314151617 dc bias voltage (vdc) capacitance change (%) 01234 6789 16v capacitor 10v capacitor 6.3v capacitor
? 2010 microchip technology inc. ds39905e-page 27 pic24fj256ga110 family 2.6 external oscillator pins many microcontrollers have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to section 8.0 ?oscillator configuration? for details). the oscillator circuit should be placed on the same side of the board as the device. place the oscillator circuit close to the respective oscillator pins with no more than 0.5 inch (12 mm) between the circuit components and the pins. the load capacitors should be placed next to the oscillator itself, on the same side of the board. use a grounded copper pour around the oscillator cir- cuit to isolate it from surrounding circuits. the grounded copper pour should be routed directly to the mcu ground. do not run any signal traces or power traces inside the ground pour. also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. layout suggestions are shown in figure 2-5 . in-line packages may be handled with a single-sided layout that completely encompasses the oscillator pins. with fine-pitch packages, it is not always possible to com- pletely surround the pins and components. a suitable solution is to tie the broken guard sections to a mirrored ground layer. in all cases, the guard trace(s) must be returned to ground. in planning the application?s routing and i/o assign- ments, ensure that adjacent port pins, and other signals in close proximity to the oscillator, are benign (i.e., free of high frequencies, short rise and fall times and other similar noise). for additional information and design guidance on oscillator circuits, please refer to these microchip application notes, available at the corporate web site ( www.microchip.com ): ? an826, ?crystal oscillator basics and crystal selection for rfpic? and picmicro ? devices? ? an849, ?basic picmicro ? oscillator design? ? an943, ?practical picmicro ? oscillator analysis and design? ? an949, ?making your oscillator work? figure 2-5: suggested placement of the oscillator circuit gnd ` ` ` osci osco sosco sosc i copper pour primary oscillator crystal secondary crystal device pins primary oscillator c1 c2 sec oscillator: c1 sec oscillator: c2 (tied to ground) gnd osco osci bottom layer copper pour oscillator crystal top layer copper pour c2 c1 device pins (tied to ground) (tied to ground) single-sided and in-line layouts: fine-pitch (dual-sided) layouts: oscillator
pic24fj256ga110 family ds39905e-page 28 ? 2010 microchip technology inc. 2.7 configuration of analog and digital pins during icsp operations if an icsp compliant emulator is selected as a debug- ger, it automatically initializes all of the a/d input pins (anx) as ?digital? pins. depending on the particular device, this is done by setting all bits in the adnpcfg register(s), or clearing all bit in the ansx registers. all pic24f devices will have either one or more adnpcfg registers or several ansx registers (one for each port); no device will have both. refer to ( choose one xref: section x.x.x in i/o chapter or section x.0 a/d chapter ) for more specific information. the bits in these registers that correspond to the a/d pins that initialized the emulator must not be changed by the user application firmware; otherwise, communication errors will result between the debugger and the device. if your application needs to use certain a/d pins as analog input pins during the debug session, the user application must modify the appropriate bits during initialization of the adc module, as follows: ? for devices with an adnpcfg register, clear the bits corresponding to the pin(s) to be configured as analog. do not change any other bits, particu- larly those corresponding to the pgecx/pgedx pair, at any time. ? for devices with ansx registers, set the bits corresponding to the pin(s) to be configured as analog. do not change any other bits, particularly those corresponding to the pgecx/pgedx pair, at any time. when a microchip debugger/emulator is used as a programmer, the user application firmware must correctly configure the adnpcfg or ansx registers. automatic initialization of this register is only done during debugger operation. failure to correctly configure the register(s) will result in all a/d pins being recognized as analog input pins, resulting in the port value being read as a logic ' 0 ', which may affect user application functionality. 2.8 unused i/os unused i/o pins should be configured as outputs and driven to a logic low state. alternatively, connect a 1 k ? to 10 k ? resistor to v ss on unused pins and drive the output to logic low.
? 2010 microchip technology inc. ds39905e-page 29 pic24fj256ga110 family 3.0 cpu the pic24f cpu has a 16-bit (data), modified harvard architecture with an enhanced instruction set and a 24-bit instruction word with a variable length opcode field. the program counter (pc) is 23 bits wide and addresses up to 4m instructions of user program memory space. a single-cycle instruction prefetch mechanism is used to help maintain throughput and pro- vides predictable execution. all instructions execute in a single cycle, with the exception of instructions that change the program flow, the double-word move ( mov.d ) instruction and the table instructions. overhead-free program loop constructs are supported using the repeat instructions, which are interruptible at any point. pic24f devices have sixteen, 16-bit working registers in the programmer?s model. each of the working registers can act as a data, address or address offset register. the 16th working register (w15) operates as a software stack pointer for interrupts and calls. the upper 32 kbytes of the data space memory map can optionally be mapped into program space at any 16k word boundary defined by the 8-bit program space visibility page address (psvpag) register. the program to data space mapping feature lets any instruction access program space as if it were data space. the instruction set architecture (isa) has been significantly enhanced beyond that of the pic18, but maintains an acceptable level of backward compatibil- ity. all pic18 instructions and addressing modes are supported either directly or through simple macros. many of the isa enhancements have been driven by compiler efficiency needs. the core supports inherent (no operand), relative, literal, memory direct and three groups of addressing modes. all modes support register direct and various register indirect modes. each group offers up to seven addressing modes. instructions are associated with predefined addressing modes depending upon their functional requirements. for most instructions, the core is capable of executing a data (or program data) memory read, a working reg- ister (data) read, a data memory write and a program (instruction) memory read per instruction cycle. as a result, three parameter instructions can be supported, allowing trinary operations (that is, a + b = c) to be executed in a single cycle. a high-speed, 17-bit by 17-bit multiplier has been included to significantly enhance the core arithmetic capability and throughput. the multiplier supports signed, unsigned and mixed mode, 16-bit by 16-bit or 8-bit by 8-bit integer multiplication. all multiply instructions execute in a single cycle. the 16-bit alu has been enhanced with integer divide assist hardware that supports an iterative non-restoring divide algorithm. it operates in conjunction with the repeat instruction looping mechanism and a selection of iterative divide instructions to support 32-bit (or 16-bit), divided by 16-bit, integer signed and unsigned division. all divide operations require 19 cycles to complete, but are interruptible at any cycle boundary. the pic24f has a vectored exception scheme with up to 8 sources of non-maskable traps and up to 118 inter- rupt sources. each interrupt source can be assigned to one of seven priority levels. a block diagram of the cpu is shown in figure 3-1 . 3.1 programmer?s model the programmer?s model for the pic24f is shown in figure 3-2 . all registers in the programmer?s model are memory mapped and can be manipulated directly by instructions. a description of each register is provided in ta b l e 3 - 1 . all registers associated with the programmer?s model are memory mapped. note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 2. ?cpu? (ds39703).
pic24fj256ga110 family ds39905e-page 30 ? 2010 microchip technology inc. figure 3-1: pic24f cp u core block diagram instruction decode & control 16 program counter 16-bit alu 23 23 24 23 data bus instruction reg 16 16 x 16 w register array divide support rom latch 16 ea mux ragu wagu 16 16 8 interrupt controller psv & table data access control block stack control logic loop control logic data latch data ram address latch control signals to various blocks program memory data latch address bus 16 literal data 16 16 hardware multiplier 16 to peripheral modules address latch pch pcl
? 2010 microchip technology inc. ds39905e-page 31 pic24fj256ga110 family table 3-1: cpu core registers figure 3-2: programmer?s model register(s) name description w0 through w15 working register array pc 23-bit program counter sr alu status register splim stack pointer limit value register tblpag table memory page address register psvpag program space visibility page address register rcount repeat loop counter register corcon cpu control register novz c tblpag 22 0 7 0 0 15 program counter table memory page alu status register (sr) working/address registers w0 (wreg) w1 w2 w3 w4 w5 w6 w7 w8 w9 w10 w11 w12 w13 frame pointer stack pointer psvpag 7 0 program space visibility ra 0 rcount 15 0 repeat loop counter splim stack pointer limit srl registers or bits shadowed for push.s and pop.s instructions. 0 0 page address register 15 0 cpu control register (corcon) srh w14 w15 dc ipl 210 ?? ? ? ? ? ? ipl3 psv ???????????? ?? pc divider working registers multiplier registers 15 0 value register address register register
pic24fj256ga110 family ds39905e-page 32 ? 2010 microchip technology inc. 3.2 cpu control registers register 3-1: sr: alu status register u-0 u-0 u-0 u-0 u-0 u-0 u-0 r/w-0 ? ? ? ? ? ? ?dc bit 15 bit 8 r/w-0 (1) r/w-0 (1) r/w-0 (1) r-0 r/w-0 r/w-0 r/w-0 r/w-0 ipl2 (2) ipl1 (2) ipl0 (2) ra n ov z c bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-9 unimplemented: read as ? 0 ? bit 8 dc: alu half carry/borrow bit 1 = a carry-out from the 4th low-order bit (for byte-sized data) or 8th low-order bit (for word-sized data) of the result occurred 0 = no carry-out from the 4th or 8th low-order bit of the result has occurred bit 7-5 ipl<2:0>: cpu interrupt priority level status bits (1,2) 111 = cpu interrupt priority level is 7 (15); user interrupts disabled 110 = cpu interrupt priority level is 6 (14) 101 = cpu interrupt priority level is 5 (13) 100 = cpu interrupt priority level is 4 (12) 011 = cpu interrupt priority level is 3 (11) 010 = cpu interrupt priority level is 2 (10) 001 = cpu interrupt priority level is 1 (9) 000 = cpu interrupt priority level is 0 (8) bit 4 ra: repeat loop active bit 1 = repeat loop in progress 0 = repeat loop not in progress bit 3 n: alu negative bit 1 = result was negative 0 = result was non-negative (zero or positive) bit 2 ov: alu overflow bit 1 = overflow occurred for signed (2?s complement) arithmetic in this arithmetic operation 0 = no overflow has occurred bit 1 z: alu zero bit 1 = an operation which effects the z bit has set it at some time in the past 0 = the most recent operation which effects the z bit has cleared it (i.e., a non-zero result) bit 0 c: alu carry/borrow bit 1 = a carry-out from the most significant bit of the result occurred 0 = no carry-out from the most significant bit of the result occurred note 1: the ipl status bits are read-only when nstdis (intcon1<15>) = 1 . 2: the ipl status bits are concatenated with the ipl3 bit (corcon<3>) to form the cpu interrupt priority level (ipl). the value in parentheses indicates the ipl when ipl3 = 1 .
? 2010 microchip technology inc. ds39905e-page 33 pic24fj256ga110 family register 3-2: corcon: cpu control register u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 u-0 r/c-0 r/w-0 u-0 u-0 ? ? ? ?ipl3 (1) psv ? ? bit 7 bit 0 legend: c = clearable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-4 unimplemented: read as ? 0 ? bit 3 ipl3: cpu interrupt priority level status bit (1) 1 = cpu interrupt priority level is greater than 7 0 = cpu interrupt priority level is 7 or less bit 2 psv: program space visibility in data space enable bit 1 = program space visible in data space 0 = program space not visible in data space bit 1-0 unimplemented: read as ? 0 ? note 1: user interrupts are disabled when ipl3 = 1 .
pic24fj256ga110 family ds39905e-page 34 ? 2010 microchip technology inc. 3.3 arithmetic logic unit (alu) the pic24f alu is 16 bits wide and is capable of addi- tion, subtraction, bit shifts and logic operations. unless otherwise mentioned, arithmetic operations are 2?s complement in nature. depending on the operation, the alu may affect the values of the carry (c), zero (z), negative (n), overflow (ov) and digit carry (dc) status bits in the sr register. the c and dc status bits operate as borrow and digit borrow bits, respectively, for subtraction operations. the alu can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. data for the alu operation can come from the w register array, or data memory, depending on the addressing mode of the instruction. likewise, output data from the alu can be written to the w register array or a data memory location. the pic24f cpu incorporates hardware support for both multiplication and division. this includes a dedicated hardware multiplier and support hardware for 16-bit divisor division. 3.3.1 multiplier the alu contains a high-speed, 17-bit x 17-bit multiplier. it supports unsigned, signed or mixed sign operation in several multiplication modes: 1. 16-bit x 16-bit signed 2. 16-bit x 16-bit unsigned 3. 16-bit signed x 5-bit (literal) unsigned 4. 16-bit unsigned x 16-bit unsigned 5. 16-bit unsigned x 5-bit (literal) unsigned 6. 16-bit unsigned x 16-bit signed 7. 8-bit unsigned x 8-bit unsigned 3.3.2 divider the divide block supports signed and unsigned integer divide operations with the following data sizes: 1. 32-bit signed/16-bit signed divide 2. 32-bit unsigned/16-bit unsigned divide 3. 16-bit signed/16-bit signed divide 4. 16-bit unsigned/16-bit unsigned divide the quotient for all divide instructions ends up in w0 and the remainder in w1. sixteen-bit signed and unsigned div instructions can specify any w register for both the 16-bit divisor (wn), and any w register (aligned) pair (w(m + 1):wm) for the 32-bit dividend. the divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute. 3.3.3 multi-bit shift support the pic24f alu supports both single bit and single-cycle, multi-bit arithmetic and logic shifts. multi-bit shifts are implemented using a shifter block, capable of performing up to a 15-bit arithmetic right shift, or up to a 15-bit left shift, in a single cycle. all multi-bit shift instructions only support register direct addressing for both the operand source and result destination. a full summary of instructions that use the shift operation is provided below in ta bl e 3 - 2 . table 3-2: instructions that use the si ngle and multi-bit shift operation instruction description asr arithmetic shift right source register by one or more bits. sl shift left source register by one or more bits. lsr logical shift right source register by one or more bits.
? 2010 microchip technology inc. ds39905e-page 35 pic24fj256ga110 family 4.0 memory organization as harvard architecture devices, pic24f micro- controllers feature separate program and data memory spaces and busses. this architecture also allows the direct access of program memory from the data space during code execution. 4.1 program address space the program address memory space of the pic24fj256ga110 family devices is 4m instructions. the space is addressable by a 24-bit value derived from either the 23-bit program counter (pc) during pro- gram execution, or from table operation or data space remapping, as described in section 4.3 ?interfacing program and data memory spaces? . user access to the program memory space is restricted to the lower half of the address range (000000h to 7fffffh). the exception is the use of tblrd/tblwt operations which use tblpag<7> to permit access to the configuration bits and device id sections of the configuration memory space. memory maps for the pic24fj256ga110 family of devices are shown in figure 4-1 . figure 4-1: program space memory ma p for pic24fj256ga110 family devices 000000h 0000feh 000002h 000100h f8000eh f80010h fefffeh ffffffh 000004h 000200h 0001feh 000104h reset address devid (2) goto instruction reserved alternate vector table reserved interrupt vector table pic24fj128ga1xx configuration memory space user memory space flash config words note: memory areas are not shown to scale. reset address device config registers devid (2) goto instruction reserved alternate vector table reserved interrupt vector table pic24fj192ga1xx ff0000h f7fffeh f80000h device config registers 800000h 7fffffh reserved reserved flash config words 02ac00h 02abfeh unimplemented read ? 0 ? unimplemented read ? 0 ? reset address device config registers user flash program memory (87k instructions) devid (2) goto instruction reserved alternate vector table reserved interrupt vector table pic24fj256ga1xx reserved flash config words unimplemented read ? 0 ? 015800h 0157feh 020c00h 020bfeh user flash program memory (67k instructions) user flash program memory (44k instructions) reset address devid (2) goto instruction reserved alternate vector table reserved interrupt vector table pic24fj64ga1xx flash config words device config registers reserved unimplemented read ? 0 ? user flash program memory (22k instructions) 00abfeh 00ac00h
pic24fj256ga110 family ds39905e-page 36 ? 2010 microchip technology inc. 4.1.1 program memory organization the program memory space is organized in word-addressable blocks. although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. the lower word always has an even address, while the upper word has an odd address ( figure 4-2 ). program memory addresses are always word-aligned on the lower word and addresses are incremented or decremented by two during code execution. this arrangement also provides compatibility with data memory space addressing and makes it possible to access data in the program memory space. 4.1.2 hard memory vectors all pic24f devices reserve the addresses between 00000h and 000200h for hard coded program execu- tion vectors. a hardware reset vector is provided to redirect code execution from the default value of the pc on device reset to the actual start of code. a goto instruction is programmed by the user at 000000h with the actual address for the start of code at 000002h. pic24f devices also have two interrupt vector tables, located from 000004h to 0000ffh and 000100h to 0001ffh. these vector tables allow each of the many device interrupt sources to be handled by separate isrs. a more detailed discussion of the interrupt vector tables is provided in section 7.1 ?interrupt vector table? . 4.1.3 flash configuration words in pic24fj256ga110 family devices, the top three words of on-chip program memory are reserved for configuration information. on device reset, the configuration information is copied into the appropriate configuration registers. the addresses of the flash configuration word for devices in the pic24fj256ga110 family are shown in ta b l e 4 - 1 . their location in the memory map is shown with the other memory vectors in figure 4-1 . the configuration words in program memory are a compact format. the actual configuration bits are mapped in several different regi sters in the configuration memory space. their order in the flash configuration words do not reflect a corresponding arrangement in the configuration space. additional details on the device configuration words are provided in section 25.1 ?configuration bits? . table 4-1: flash configuration words for pic24fj256ga110 family devices figure 4-2: program memory organization device program memory (words) configuration word addresses pic24fj64ga 22,016 00abfeh: 00ac00h pic24fj128ga 44,032 0157fah: 0157feh pic24fj192ga 67,072 020bfah: 020bfeh pic24fj256ga 87,552 02abfah: 02abfeh 0 8 16 pc address 000000h 000002h 000004h 000006h 23 00000000 00000000 00000000 00000000 program memory ?phantom? byte (read as ? 0 ?) least significant word most significant word instruction width 000001h 000003h 000005h 000007h msw address (lsw address)
? 2010 microchip technology inc. ds39905e-page 37 pic24fj256ga110 family 4.2 data address space the pic24f core has a separate, 16-bit wide data mem- ory space, addressable as a single linear range. the data space is accessed using two address generation units (agus), one each for read and write operations. the data space memory map is shown in figure 4-3 . all effective addresses (eas) in the data memory space are 16 bits wide and point to bytes within the data space. this gives a data space address range of 64 kbytes or 32k words. the lower half of the data memory space (that is, when ea<15> = 0 ) is used for implemented memory addresses, while the upper half (ea<15> = 1 ) is reserved for the program space visibility area (see section 4.3.3 ?reading data from program memory using program space visibility? ). pic24fj256ga110 family devices implement a total of 16 kbytes of data memory. should an ea point to a location outside of this area, an all zero word or byte will be returned. 4.2.1 data space width the data memory space is organized in byte-addressable, 16-bit wide blocks. data is aligned in data memory and registers as 16-bit words, but all data space eas resolve to bytes. the least significant bytes (lsbs) of each word have even addresses, while the most significant bytes (msbs) have odd addresses. figure 4-3: data space memory map for pic24fj256ga110 family devices 0000h 07feh fffeh lsb address lsb msb msb address 0001h 07ffh 1fffh ffffh 8001h 8000h 7fffh 0801h 0800h 2001h near 1ffeh sfr sfr space data ram 2000h 7fffh program space visibility area note: data memory areas are not shown to scale. 47feh 4800h 47ffh 4801h space data space implemented data ram unimplemented read as ? 0 ?
pic24fj256ga110 family ds39905e-page 38 ? 2010 microchip technology inc. 4.2.2 data memory organization and alignment to maintain backward compatibility with pic ? devices and improve data space memory usage efficiency, the pic24f instruction set supports both word and byte operations. as a consequence of byte accessibility, all effective address (ea) calculations are internally scaled to step through word-aligned memory. for example, the core recognizes that post-modified register indirect addressing mode [ws++] will result in a value of ws + 1 for byte operations and ws + 2 for word operations. data byte reads will read the complete word which con- tains the byte, using the lsb of any ea to determine which byte to select. the selected byte is placed onto the lsb of the data path. that is, data memory and reg- isters are organized as two parallel, byte-wide entities with shared (word) address decode, but separate write lines. data byte writes only write to the corresponding side of the array or register which matches the byte address. all word accesses must be aligned to an even address. misaligned word data fetches are not supported, so care must be taken when mixing byte and word opera- tions or translating from 8-bit mcu code. if a misaligned read or write is attempted, an address error trap will be generated. if the error occurred on a read, the instruction underway is completed; if it occurred on a write, the instruction will be executed but the write will not occur. in either case, a trap is then executed, allow- ing the system and/or user to examine the machine state prior to execution of the address fault. all byte loads into any w register are loaded into the least significant byte. the most significant byte is not modified. a sign-extend ( se ) instruction is provided to allow users to translate 8-bit signed data to 16-bit signed values. alternatively, for 16-bit unsigned data, users can clear the msb of any w register by executing a zero-extend ( ze ) instruction on the appropriate address. although most instructions are capable of operating on word or byte data sizes, it should be noted that some instructions operate only on words. 4.2.3 near data space the 8-kbyte area between 0000h and 1fffh is referred to as the near data space. locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. the remainder of the data space is indirectly addressable. additionally, the whole data space is addressable using mov instructions, which support memory direct addressing with a 16-bit address field. 4.2.4 sfr space the first 2 kbytes of the near data space, from 0000h to 07ffh, are primarily occupied with special function registers (sfrs). these are used by the pic24f core and peripheral modules for controlling the operation of the device. sfrs are distributed among the modules that they con- trol and are generally grouped together by module. much of the sfr space contains unused addresses; these are read as ? 0 ?. a diagram of the sfr space, showing where sfrs are actually implemented, is shown in tab le 4 - 2 . each implemented area indicates a 32-byte region where at least one address is implemented as an sfr. a complete listing of implemented sfrs, including their addresses, is shown in tables 4-3 through 4-29 . table 4-2: implemented regions of sfr data space sfr space address xx00 xx20 xx40 xx60 xx80 xxa0 xxc0 xxe0 000h core icn interrupts ? 100h timers capture compare 200h i 2 c? uart spi/uart spi/i 2 c spi uart i/o 300h a/d a/d/ctmu ? ? ? ? ? ? 400h ? ? ? ? ? ? 500h ? ? ? ? ? ? ? ? 600h pmp rtc/comp crc ? pps ? 700h ? ? system nvm/pmd ? ? ? ? legend: ? = no implemented sfrs in this block
? 2010 microchip technology inc. ds39905e-page 39 pic24fj256ga110 family table 4-3: cpu core registers map file name addrbit 15bit 14bit 13bit 12bit 11bit 10bit 9bit 8bit 7bit 6bit 5bit 4bit 3bit 2bit 1bit 0 all resets wreg0 0000 working register 0 0000 wreg1 0002 working register 1 0000 wreg2 0004 working register 2 0000 wreg3 0006 working register 3 0000 wreg4 0008 working register 4 0000 wreg5 000a working register 5 0000 wreg6 000c working register 6 0000 wreg7 000e working register 7 0000 wreg8 0010 working register 8 0000 wreg9 0012 working register 9 0000 wreg10 0014 working register 10 0000 wreg11 0016 working register 11 0000 wreg12 0018 working register 12 0000 wreg13 001a working register 13 0000 wreg14 001c working register 14 0000 wreg15 001e working register 15 0800 splim 0020 stack pointer limit value register xxxx pcl 002e program counter low word register 0000 pch 0030 ? ? ? ? ? ? ? ? program counter register high byte 0000 tblpag 0032 ? ? ? ? ? ? ? ? table memory page address register 0000 psvpag 0034 ? ? ? ? ? ? ? ? program space visibility page address register 0000 rcount 0036 repeat loop counter register xxxx sr 0042 ? ? ? ? ? ? ? dc ipl2 ipl1 ipl0 ra n ov z c 0000 corcon 0044 ? ? ? ? ? ? ? ? ? ? ? ? ipl3 psv ? ? 0000 disicnt 0052 ? ? disable interrupts counter register xxxx legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
pic24fj256ga110 family ds39905e-page 40 ? 2010 microchip technology inc. table 4-4: icn register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets cnpd1 0054 cn15pde cn14pde cn13pde cn12pde cn11pde cn10pde cn9pde cn8pde cn7pde cn6pde cn5pde cn4pde cn3pde cn2pde cn1pde cn0pde 0000 cnpd2 0056 cn31pde cn30pde cn29pde cn28pde cn27pde cn26pde cn25pde cn24pde cn23pde cn22pde cn21pde (1) cn20pde (1) cn19pde (1) cn18pde cn17pde cn16pde 0000 cnpd30058cn47pde (1) cn46pde (2) cn45pde (1) cn44pde (1) cn43pde (1) cn42pde (1) cn41pde (1) cn40pde (2) cn39pde (2) cn38pde (2) cn37pde (2) cn36pde (2) cn35pde (2) cn34pde (2) cn33pde (2) cn32pde 0000 cnpd4 005a cn63pde cn62pde cn61pde cn60pde cn59pde cn58pde cn57pde (1) cn56pde cn55pde cn54pde cn53pde cn52pde cn51pde cn50pde cn49pde cn48pde (2) 0000 cnpd5 005c cn79pde (2) cn78pde (1) cn77pde (1) cn76pde (2) cn75pde (2) cn74pde (1) cn73pde (1) cn72pde cn71pde cn70pde cn69pde cn68pde cn67pde (1) cn66pde (1) cn65pde cn64pde 0000 cnpd6 005e ? ? ? ? ? ? ? ? ? ? ? cn84pde cn83pde cn82pde (2) cn81pde (2) cn80pde (2) 0000 cnen1 0060 cn15ie cn14ie cn13ie cn12ie cn11ie cn10ie cn9ie cn8ie cn7ie cn6ie cn5ie cn4ie cn3ie cn2ie cn1ie cn0ie 0000 cnen2 0062 cn31ie cn30ie cn29ie cn28ie cn27ie cn26ie cn25ie cn24ie cn23ie cn22ie cn21ie (1) cn20ie (1) cn19ie (1) cn18ie cn17ie cn16ie 0000 cnen3 0064 cn47ie (1) cn46ie (2) cn45ie (1) cn44ie (1) cn43ie (1) cn42ie (1) cn41ie (1) cn40ie (2) cn39ie (2) cn38ie (2) cn37ie (2) cn36ie (2) cn35ie (2) cn34ie (2) cn33ie (2) cn32ie 0000 cnen4 0066 cn63ie cn62ie cn61ie cn60ie cn59ie cn58ie cn57ie (1) cn56ie cn55ie cn54ie cn53ie cn52ie cn51ie cn50ie cn49ie cn48ie (2) 0000 cnen5 0068 cn79ie (2) cn78ie (1) cn77ie (1) cn76ie (2) cn75ie (2) cn74ie (1) cn73ie (1) cn72ie cn71ie cn70ie cn69ie cn68ie cn67ie (1) cn66ie (1) cn65ie cn64ie 0000 cnen6 006a ? ? ? ? ? ? ? ? ? ? ? cn84ie cn83ie cn82ie (2) cn81ie (2) cn80ie (2) 0000 cnpu1 006c cn15pue cn14pue cn13pue cn12pue cn11pue cn10pue cn9pue cn8pue cn7pue cn6pue cn5pue cn4pue cn3pue cn2pue cn1pue cn0pue 0000 cnpu2 006e cn31pue cn30pue cn29pue cn28pue cn27pue cn26pue cn25pue cn24pue cn23pue cn22pue cn21pue (1) cn20pue (1) cn19pue (1) cn18pue cn17pue cn16pue 0000 cnpu30070cn47pue (1) cn46pue (2) cn45pue (1) cn44pue (1) cn43pue (1) cn42pue (1) cn41pue (1) cn40pue (2) cn39pue (2) cn38pue (2) cn37pue (2) cn36pue (2) cn35pue (2) cn34pue (2) cn33pue (2) cn32pue 0000 cnpu4 0072 cn63pue cn62pue cn61pue cn60pue cn59pue cn58pue cn57pue (1) cn56pue cn55pue cn54pue cn53pue cn52pue cn51pue cn50pue cn49pue cn48pue (2) 0000 cnpu50074cn79pue (2) cn78pue (1) cn77pue (1) cn76pue (2) cn75pue (2) cn74pue (1) cn73pue (1) cn72pue cn71pue cn70pue cn69pue cn68pue cn67pue (1) cn66pue (1) cn65pue cn64pue 0000 cnpu6 0076 ? ? ? ? ? ? ? ? ? ? ? cn84pue cn83pue cn82pue (2) cn81pue (2) cn80pue (2) 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. note 1: unimplemented in 64-pin devices; read as ? 0 ?. 2: unimplemented in 64-pin and 80-pin devices; read as ? 0 ?.
? 2010 microchip technology inc. ds39905e-page 41 pic24fj256ga110 family table 4-5: interrupt controller register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets intcon1 0080 nstdis ? ? ? ? ? ? ? ? ? ? matherr addrerr stkerr oscfail ? 0000 intcon2 0082 altivt disi ? ? ? ? ? ? ? ? ? int4ep int3ep int2ep int1ep int0ep 0000 ifs0 0084 ? ? ad1if u1txif u1rxif spi1if spf1if t3if t2if oc2if ic2if ? t1if oc1if ic1if int0if 0000 ifs1 0086 u2txif u2rxif int2if t5if t4if oc4if oc3if ?ic8ific7if ? int1if cnif cmif mi2c1if si2c1if 0000 ifs2 0088 ? ? pmpif oc8if oc7if oc6if oc5if ic6if ic5if ic4if ic3if ? ? ? spi2if spf2if 0000 ifs3 008a ?rtcif ? ? ? ? ? ? ? int4if int3if ? ?mi2c2ifsi2c2if ? 0000 ifs4 008c ? ?ctmuif ? ? ? ?lvdif ? ? ? ? crcif u2erif u1erif ? 0000 ifs5 008e ? ? ic9if oc9if spi3if spf3if u4txif u4rxif u4erif ? mi2c3if si2c3if u3txif u3rxif u3erif ? 0000 iec0 0094 ? ? ad1ie u1txie u1rxie spi1ie spf1ie t3ie t2ie oc2ie ic2ie ? t1ie oc1ie ic1ie int0ie 0000 iec1 0096 u2txie u2rxie int2ie t5ie t4ie oc4ie oc3ie ?ic8ieic7ie ? int1ie cnie cmie mi2c1ie si2c1ie 0000 iec2 0098 ? ? pmpie oc8ie oc7ie oc6ie oc5ie ic6ie ic5ie ic4ie ic3ie ? ? ? spi2ie spf2ie 0000 iec3 009a ?rtcie ? ? ? ? ? ? ? int4ie int3ie ? ? mi2c2ie si2c2ie ? 0000 iec4 009c ? ?ctmuie ? ? ? ?lvdie ? ? ? ? crcie u2erie u1erie ? 0000 iec5 009e ? ? ic9ie oc9ie spi3ie spf3ie u4txie u4rxie u4erie ? mi2c3ie si2c3ie u3txie u3rxie u3erie ? 0000 ipc0 00a4 ? t1ip2 t1ip1 t1ip0 ? oc1ip2 oc1ip1 oc1ip0 ? ic1ip2 ic1ip1 ic1ip0 ? int0ip2 int0ip1 int0ip0 4444 ipc1 00a6 ? t2ip2 t2ip1 t2ip0 ? oc2ip2 oc2ip1 oc2ip0 ? ic2ip2 ic2ip1 ic2ip0 ? ? ? ? 4440 ipc2 00a8 ? u1rxip2 u1rxip1 u1rxip0 ? spi1ip2 spi1ip1 spi1ip0 ? spf1ip2 spf1ip1 spf1ip0 ? t3ip2 t3ip1 t3ip0 4444 ipc3 00aa ? ? ? ? ? ? ? ? ? ad1ip2 ad1ip1 ad1ip0 ? u1txip2 u1txip1 u1txip0 0044 ipc4 00ac ? cnip2 cnip1 cnip0 ? cmip2 cmip1 cmip0 ? mi2c1ip2 mi2c1ip1 mi2c1ip0 ? si2c1ip2 si2c1ip1 si2c1ip0 4444 ipc5 00ae ? ic8ip2 ic8ip1 ic8ip0 ? ic7ip2 ic7ip1 ic7ip0 ? ? ? ? ? int1ip2 int1ip1 int1ip0 4404 ipc6 00b0 ? t4ip2 t4ip1 t4ip0 ? oc4ip2 oc4ip1 oc4ip0 ? oc3ip2 oc3ip1 oc3ip0 ? ? ? ? 4440 ipc7 00b2 ? u2txip2 u2txip1 u2txip0 ? u2rxip2 u2rxip1 u2rxip0 ? int2ip2 int2ip1 int2ip0 ? t5ip2 t5ip1 t5ip0 4444 ipc8 00b4 ? ? ? ? ? ? ? ? ? spi2ip2 spi2ip1 spi2ip0 ? spf2ip2 spf2ip1 spf2ip0 0044 ipc9 00b6 ? ic5ip2 ic5ip1 ic5ip0 ? ic4ip2 ic4ip1 ic4ip0 ? ic3ip2 ic3ip1 ic3ip0 ? ? ? ? 4440 ipc10 00b8 ? oc7ip2 oc7ip1 oc7ip0 ? oc6ip2 oc6ip1 oc6ip0 ? oc5ip2 oc5ip1 oc5ip0 ? ic6ip2 ic6ip1 ic6ip0 4444 ipc11 00ba ? ? ? ? ? ? ? ? ? pmpip2 pmpip1 pmpip0 ? oc8ip2 oc8ip1 oc8ip0 0044 ipc12 00bc ? ? ? ? ? mi2c2ip2 mi2c2ip1 mi2c2ip0 ? si2c2ip2 si2c2ip1 si2c2ip0 ? ? ? ? 0440 ipc13 00be ? ? ? ? ? int4ip2 int4ip1 int4ip0 ? int3ip2 int3ip1 int3ip0 ? ? ? ? 0440 ipc15 00c2 ? ? ? ? ? rtcip2rtcip1rtcip0 ? ? ? ? ? ? ? ? 0400 ipc16 00c4 ? crcip2 crcip1 crcip0 ? u2erip2 u2erip1 u2erip0 ? u1erip2 u1erip1 u1erip0 ? ? ? ? 4440 ipc18 00c8 ? ? ? ? ? ? ? ? ? ? ? ? ? lvdip2 lvdip1 lvdip0 0004 ipc19 00ca ? ? ? ? ? ? ? ? ? ctmuip2 ctmuip1 ctmuip0 ? ? ? ? 0040 ipc20 00cc ? u3txip2 u3txip1 u3txip0 ? u3rxip2 u3rxip1 u3rxip0 ? u3erip2 u3erip1 u3erip0 ? ? ? ? 4440 ipc21 00ce ? u4erip2 u4erip1 u4erip0 ? ? ? ? ? mi2c3ip2 mi2c3ip1 mi2c3ip0 ? si2c3ip2 si2c3ip1 si2c3ip0 4044 ipc22 00d0 ? spi3ip2 spi3ip1 spi3ip0 ? spf3ip2 spf3ip1 spf3ip0 ? u4txip2 u4txip1 u4txip0 ? u4rxip2 u4rxip1 u4rxip0 4444 ipc23 00d2 ? ? ? ? ? ? ? ? ? ic9ip2 ic9ip1 ic9ip0 ? oc9ip2 oc9ip1 oc9ip0 0044 inttreg 00e0 cpuirq ?vhold ? ilr3 ilr2 ilr1 ilr0 ? vecnum6 vecnum5 vecnum4 vecnum3 vecnum2 vecnum1 vecnum0 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
pic24fj256ga110 family ds39905e-page 42 ? 2010 microchip technology inc. table 4-6: timer register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets tmr1 0100 timer1 register 0000 pr1 0102 timer1 period register ffff t1con 0104 ton ?tsidl ? ? ? ? ? ? tgate tckps1 tckps0 ?tsynctcs ? 0000 tmr2 0106 timer2 register 0000 tmr3hld 0108 timer3 holding register (for 32-bit timer operations only) 0000 tmr3 010a timer3 register 0000 pr2 010c timer2 period register ffff pr3 010e timer3 period register ffff t2con 0110 ton ?tsidl ? ? ? ? ? ? tgate tckps1 tckps0 t32 ?tcs ? 0000 t3con 0112 ton ?tsidl ? ? ? ? ? ? tgate tckps1 tckps0 ? ?tcs ? 0000 tmr4 0114 timer4 register 0000 tmr5hld 0116 timer5 holding register (for 32-bit operations only) 0000 tmr5 0118 timer5 register 0000 pr4 011a timer4 period register ffff pr5 011c timer5 period register ffff t4con 011e ton ?tsidl ? ? ? ? ? ? tgate tckps1 tckps0 t32 ?tcs ? 0000 t5con 0120 ton ?tsidl ? ? ? ? ? ? tgate tckps1 tckps0 ? ?tcs ? 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
? 2010 microchip technology inc. ds39905e-page 43 pic24fj256ga110 family table 4-7: input capture register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets ic1con1 0140 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic1con2 0142 ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic1buf 0144 input capture 1 buffer register 0000 ic1tmr 0146 timer value 1 register xxxx ic2con1 0148 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic2con2 014a ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic2buf 014c input capture 2 buffer register 0000 ic2tmr 014e timer value 2 register xxxx ic3con1 0150 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic3con2 0152 ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic3buf 0154 input capture 3 buffer register 0000 ic3tmr 0156 timer value 3 register xxxx ic4con1 0158 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic4con2 015a ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic4buf 015c input capture 4 buffer register 0000 ic4tmr 015e timer value 4 register xxxx ic5con1 0160 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic5con2 0162 ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic5buf 0164 input capture 5 buffer register 0000 ic5tmr 0166 timer value 5 register xxxx ic6con1 0168 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic6con2 016a ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic6buf 016c input capture 6 buffer register 0000 ic6tmr 016e timer value 6 register xxxx ic7con1 0170 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic7con2 0172 ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic7buf 0174 input capture 7 buffer register 0000 ic7tmr 0176 timer value 7 register xxxx ic8con1 0178 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic8con2 017a ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic8buf 017c input capture 8 buffer register 0000 ic8tmr 017e timer value 8 register xxxx ic9con1 0180 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? ? ici1 ici0 icov icbne icm2 icm1 icm0 0000 ic9con2 0182 ? ? ? ? ? ? ? ic32 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000d ic9buf 0184 input capture 9 buffer register 0000 ic9tmr 0186 timer value 9 register xxxx legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
pic24fj256ga110 family ds39905e-page 44 ? 2010 microchip technology inc. table 4-8: output compare register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets oc1con1 0190 ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc1con2 0192 fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc1rs 0194 output compare 1 secondary register 0000 oc1r 0196 output compare 1 register 0000 oc1tmr 0198 timer value 1 register xxxx oc2con1 019a ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc2con2 019c fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc2rs 019e output compare 2 secondary register 0000 oc2r 01a0 output compare 2 register 0000 oc2tmr 01a2 timer value 2 register xxxx oc3con1 01a4 ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc3con2 01a6 fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc3rs 01a8 output compare 3 secondary register 0000 oc3r 01aa output compare 3 register 0000 oc3tmr 01ac timer value 3 register xxxx oc4con1 01ae ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc4con2 01b0 fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc4rs 01b2 output compare 4 secondary register 0000 oc4r 01b4 output compare 4 register 0000 oc4tmr 01b6 timer value 4 register xxxx oc5con1 01b8 ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc5con2 01ba fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc5rs 01bc output compare 5 secondary register 0000 oc5r 01be output compare 5 register 0000 oc5tmr 01c0 timer value 5 register xxxx oc6con1 01c2 ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc6con2 01c4 fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc6rs 01c6 output compare 6 secondary register 0000 oc6r 01c8 output compare 6 register 0000 oc6tmr 01ca timer value 6 register xxxx oc7con1 01cc ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc7con2 01ce fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc7rs 01d0 output compare 7 secondary register 0000 oc7r 01d2 output compare 7 register 0000 oc7tmr 01d4 timer value 7 register xxxx legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
? 2010 microchip technology inc. ds39905e-page 45 pic24fj256ga110 family oc8con1 01d6 ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc8con2 01d8 fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc8rs 01da output compare 8 secondary register 0000 oc8r 01dc output compare 8 register 0000 oc8tmr 01de timer value 8 register xxxx oc9con1 01e0 ? ? ocsidl octsel2 octsel1 octsel0 ? ?enflt0 ? ? ocflt0 trigmode ocm2 ocm1 ocm0 0000 oc9con2 01e2 fltmd fltout flttrien ocinv ? ? ? oc32 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 000c oc9rs 01e4 output compare 9 secondary register 0000 oc9r 01e6 output compare 9 register 0000 oc9tmr 01e8 timer value 9 register xxxx table 4-8: output compare register map (continued) file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. table 4-9: i 2 c? register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets i2c1rcv 0200 ? ? ? ? ? ? ? ? receive register 0000 i2c1trn 0202 ? ? ? ? ? ? ? ? transmit register 00ff i2c1brg 0204 ? ? ? ? ? ? ? baud rate generator register 0000 i2c1con 0206 i2cen ? i2csidl sclrel ipmien a10m disslw smen gcen stren ackdt acken rcen pen rsen sen 1000 i2c1stat 0208 ackstat trstat ? ? ? bcl gcstat add10 iwcol i2cov d/a psr/w rbf tbf 0000 i2c1add 020a ? ? ? ? ? ? address register 0000 i2c1msk 020c ? ? ? ? ? ? address mask register 0000 i2c2rcv 0210 ? ? ? ? ? ? ? ? receive register 0000 i2c2trn 0212 ? ? ? ? ? ? ? ? transmit register 00ff i2c2brg 0214 ? ? ? ? ? ? ? baud rate generator register 0000 i2c2con 0216 i2cen ? i2csidl sclrel ipmien a10m disslw smen gcen stren ackdt acken rcen pen rsen sen 1000 i2c2stat 0218 ackstat trstat ? ? ? bcl gcstat add10 iwcol i2cov d/a psr/w rbf tbf 0000 i2c2add 021a ? ? ? ? ? ? address register 0000 i2c2msk 021c ? ? ? ? ? ? address mask register 0000 i2c3rcv 0270 ? ? ? ? ? ? ? ? receive register 0000 i2c3trn 0272 ? ? ? ? ? ? ? ? transmit register 00ff i2c3brg 0274 ? ? ? ? ? ? ? baud rate generator register 0000 i2c3con 0276 i2cen ? i2csidl sclrel ipmien a10m disslw smen gcen stren ackdt acken rcen pen rsen sen 1000 i2c3stat 0278 ackstat trstat ? ? ? bcl gcstat add10 iwcol i2cov d/a psr/w rbf tbf 0000 i2c3add 027a ? ? ? ? ? ? address register 0000 i2c3msk 027c ? ? ? ? ? ? address mask register 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
pic24fj256ga110 family ds39905e-page 46 ? 2010 microchip technology inc. table 4-10: uart register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets u1mode 0220 uarten ? usidl iren rtsmd ? uen1 uen0 wake lpback abaud rxinv brgh pdsel1 pdsel0 stsel 0000 u1sta 0222 utxisel1 utxinv utxisel0 ? utxbrk utxen utxbf trmt urxisel1 urxisel0 adden ridle perr ferr oerr urxda 0110 u1txreg 0224 ? ? ? ? ? ? ? transmit register xxxx u1rxreg 0226 ? ? ? ? ? ? ? receive register 0000 u1brg 0228 baud rate generator prescaler 0000 u2mode 0230 uarten ? usidl iren rtsmd ? uen1 uen0 wake lpback abaud rxinv brgh pdsel1 pdsel0 stsel 0000 u2sta 0232 utxisel1 utxinv utxisel0 ? utxbrk utxen utxbf trmt urxisel1 urxisel0 adden ridle perr ferr oerr urxda 0110 u2txreg 0234 ? ? ? ? ? ? ? transmit register xxxx u2rxreg 0236 ? ? ? ? ? ? ? receive register 0000 u2brg 0238 baud rate generator prescaler 0000 u3mode 0250 uarten ? usidl iren rtsmd ? uen1 uen0 wake lpback abaud rxinv brgh pdsel1 pdsel0 stsel 0000 u3sta 0252 utxisel1 utxinv utxisel0 ? utxbrk utxen utxbf trmt urxisel1 urxisel0 adden ridle perr ferr oerr urxda 0110 u3txreg 0254 ? ? ? ? ? ? ? transmit register xxxx u3rxreg 0256 ? ? ? ? ? ? ? receive register 0000 u3brg 0258 baud rate generator prescaler 0000 u4mode 02b0 uarten ? usidl iren rtsmd ? uen1 uen0 wake lpback abaud rxinv brgh pdsel1 pdsel0 stsel 0000 u4sta 02b2 utxisel1 utxinv utxisel0 ? utxbrk utxen utxbf trmt urxisel1 urxisel0 adden ridle perr ferr oerr urxda 0110 u4txreg 02b4 ? ? ? ? ? ? ? transmit register xxxx u4rxreg 02b6 ? ? ? ? ? ? ? receive register 0000 u4brg 02b8 baud rate generator prescaler 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. table 4-11: spi register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets spi1stat 0240 spien ? spisidl ? ? spibec2 spibec1 spibec0 srmpt spirov srxmpt sisel2 sisel1 sisel0 spitbf spirbf 0000 spi1con1 0242 ? ? ? dissck dissdo mode16 smp cke ssen ckp msten spre2 spre1 spre0 ppre1 ppre0 0000 spi1con2 0244 frmen spifsd spifpol ? ? ? ? ? ? ? ? ? ? ? spife spiben 0000 spi1buf 0248 transmit and receive buffer 0000 spi2stat 0260 spien ? spisidl ? ? spibec2 spibec1 spibec0 srmpt spirov srxmpt sisel2 sisel1 sisel0 spitbf spirbf 0000 spi2con1 0262 ? ? ? dissck dissdo mode16 smp cke ssen ckp msten spre2 spre1 spre0 ppre1 ppre0 0000 spi2con2 0264 frmen spifsd spifpol ? ? ? ? ? ? ? ? ? ? ? spife spiben 0000 spi2buf 0268 transmit and receive buffer 0000 spi3stat 0280 spien ? spisidl ? ? spibec2 spibec1 spibec0 srmpt spirov srxmpt sisel2 sisel1 sisel0 spitbf spirbf 0000 spi3con1 0282 ? ? ? dissck dissdo mode16 smp cke ssen ckp msten spre2 spre1 spre0 ppre1 ppre0 0000 spi3con2 0284 frmen spifsd spifpol ? ? ? ? ? ? ? ? ? ? ? spife spiben 0000 spi3buf 0288 transmit and receive buffer 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
? 2010 microchip technology inc. ds39905e-page 47 pic24fj256ga110 family table 4-12: porta register map (1) file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 (2) bit 6 (2) bit 5 (2) bit 4 (2) bit 3 (2) bit2 (2) bit 1 (2) bit 0 (2) all resets trisa 02c0 trisa15 trisa14 ? ? ? trisa10 trisa9 ? trisa7 trisa6 trisa5 trisa4 trisa3 trisa2 trisa1 trisa0 36ff porta 02c2 ra15 ra14 ? ? ?ra10ra9 ? ra7 ra6 ra5 ra4 ra3 ra2 ra1 ra0 xxxx lata 02c4 lata15 lata14 ? ? ? lata10 lata9 ? lata7 lata6 lata5 lata4 lata3 lata2 lata1 lata0 xxxx odca 02c6 oda15 oda14 ? ? ?oda10oda9 ? oda7 oda6 oda5 oda4 oda3 oda2 oda1 oda0 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. reset values shown are for 100-pin devices. note 1: porta and all associated bits are unimplemented on 64-pin devices and read as ? 0 ?. bits are available on 80-pin and 100-pin devices only, unless otherwise noted. 2: bits are implemented on 100-pin devices only; otherwise, read as ? 0 ?. table 4-13: portb register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets trisb 02c8 trisb15 trisb14 trisb13 trisb12 trisb11 trisb10 trisb9 tr isb8 trisb7 trisb6 trisb5 trisb4 trisb3 trisb2 trisb1 trisb0 ffff portb 02ca rb15 rb14 rb13 rb12 rb11 rb10 rb9 rb8 rb7 rb6 rb5 rb4 rb3 rb2 rb1 rb0 xxxx latb 02cc latb15 latb14 latb13 latb12 latb11 latb10 latb9 latb8 latb7 latb6 latb5 latb4 latb3 latb2 latb1 latb0 xxxx odcb 02ce odb15 odb14 odb13 odb12 odb11 odb10 odb9 odb8 odb7 odb6 odb5 odb4 odb3 odb2 odb1 odb0 0000 legend: reset values are shown in hexadecimal. table 4-14: portc register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 (1) bit 3 (2) bit 2 (1) bit 1 (2) bit 0 all resets trisc 02d0 trisc15 trisc14 trisc13 trisc12 ? ? ? ? ? ? ? trisc4 trisc3 trisc2 trisc1 ? f01e portc 02d2 rc15 (3,4) rc14 rc13 rc12 (3) ? ? ? ? ? ? ? rc4 rc3 rc2 rc1 ? xxxx latc 02d4 latc15 latc14 latc13 latc12 ? ? ? ? ? ? ? latc4 latc3 latc2 latc1 ? xxxx odcc 02d6 odc15 odc14 odc13 odc12 ? ? ? ? ? ? ? odc4 odc3 odc2 odc1 ? 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. reset values shown are for 100-pin devices. note 1: bits are unimplemented in 64-pin and 80-pin devices; read as ? 0 ?. 2: bits are unimplemented in 64-pin devices; read as ? 0 ?. 3: rc12 and rc15 are only available when the primary oscillator is disabled or when ec mode is selected (poscmd<1:0> configuration bits = 11 or 00 ); otherwise, read as ? 0 ? 4: rc15 is only available when poscmd<1:0> configuration bits = 11 or 00 and the osciofn configuration bit = 1 . table 4-15: portd register map file name addr bit 15 (1) bit 14 (1) bit 13 (1) bit 12 (1) bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets trisd 02d8 trisd15 trisd14 trisd13 trisd12 trisd11 trisd10 trisd 9 trisd8 trisd7 trisd6 trisd5 trisd4 trisd3 trisd2 trisd1 trisd0 ffff portd 02da rd15 rd14 rd13 rd12 rd11 rd10 rd9 rd8 rd7 rd6 rd5 rd4 rd3 rd2 rd1 rd0 xxxx latd 02dc latd15 latd14 latd13 latd12 latd11 latd10 latd9 latd8 latd7 latd6 latd5 latd4 latd3 latd2 latd1 latd0 xxxx odcd 02de odd15 odd14 odd13 odd12 odd11 odd10 odd9 odd8 odd7 odd6 odd5 odd4 odd3 odd2 odd1 odd0 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. reset values shown are for 100-pin devices. note 1: bits are unimplemented on 64-pin devices; read as ? 0 ?.
pic24fj256ga110 family ds39905e-page 48 ? 2010 microchip technology inc. table 4-16: porte register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 (1) bit 8 (1) bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets trise 02e0 ? ? ? ? ? ? trise9 trise8 trise7 trise6 trise5 trise4 trise3 trise2 trise1 trise0 03ff porte 02e2 ? ? ? ? ? ? re9 re8 re7 re6 re5 re4 re3 re2 re1 re0 xxxx late 02e4 ? ? ? ? ? ? late9 late8 late7 late6 late5 late4 late3 late2 late1 late0 xxxx odce 02e6 ? ? ? ? ? ? ode9 ode8 ode7 ode6 ode5 ode4 ode3 ode2 ode1 ode0 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. reset values shown are for 100-pin devices. note 1: bits are unimplemented in 64-pin devices; read as ? 0 ?. table 4-17: portf register map file name addr bit 15 bit 14 bit 13 (1) bit 12 (1) bit 11 bit 10 bit 9 bit 8 (2) bit 7 (2) bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets trisf 02e8 ? ? trisf13 trisf12 ? ? ? trisf8 trisf7 trisf6 trisf5 tri sf4 trisf3 trisf2 trisf1 trisf0 31ff portf 02ea ? ? rf13 rf12 ? ? ? rf8 rf7 rf6 rf5 rf4 rf3 rf2 rf1 rf0 xxxx latf 02ec ? ? latf13 latf12 ? ? ? latf8 latf7 latf6 latf5 latf4 latf3 latf2 latf1 latf0 xxxx odcf 02ee ? ?odf13odf12 ? ? ? odf8 odf7 odf6 odf5 odf4 odf3 odf2 odf1 odf0 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. reset values shown are for 100-pin devices. note 1: bits are unimplemented in 64-pin and 80-pin devices; read as ? 0 ?. 2: bits are unimplemented in 64-pin devices; read as ? 0 ?. table 4-18: portg register map file name addr bit 15 (1) bit 14 (1) bit 13 (1) bit 12 (1) bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 (2) bit 0 (2) all resets trisg 02f0 trisg15 trisg14 trisg13 trisg12 ? ? trisg9 trisg8 trisg7 trisg6 ? ? trisg3 trisg2 trisg1 trisg0 f3cf portg 02f2 rg15 rg14 rg13 rg12 ? ? rg9 rg8 rg7 rg6 ? ? rg3 rg2 rg1 rg0 xxxx latg 02f4latg15latg14latg13latg12 ? ?latg9latg8latg7latg6 ? ?latg3latg2latg1latg0 xxxx odcg 02f6 odg15 odg14 odg13 odg12 ? ? odg9 odg8 odg7 odg6 ? ? odg3 odg2 odg1 odg0 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. reset values shown are for 100-pin devices. note 1: bits unimplemented in 64-pin and 80-pin devices; read as ? 0 ?. 2: bits unimplemented in 64-pin devices; read as ? 0 ?. table 4-19: pad config uration register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets padcfg1 02fc ? ? ? ? ? ? ? ? ? ? ? ? ? ? rtsecsel pmpttl 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
? 2010 microchip technology inc. ds39905e-page 49 pic24fj256ga110 family table 4-20: adc register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets adc1buf0 0300 adc data buffer 0 xxxx adc1buf1 0302 adc data buffer 1 xxxx adc1buf2 0304 adc data buffer 2 xxxx adc1buf3 0306 adc data buffer 3 xxxx adc1buf4 0308 adc data buffer 4 xxxx adc1buf5 030a adc data buffer 5 xxxx adc1buf6 030c adc data buffer 6 xxxx adc1buf7 030e adc data buffer 7 xxxx adc1buf8 0310 adc data buffer 8 xxxx adc1buf9 0312 adc data buffer 9 xxxx adc1bufa 0314 adc data buffer 10 xxxx adc1bufb 0316 adc data buffer 11 xxxx adc1bufc 0318 adc data buffer 12 xxxx adc1bufd 031a adc data buffer 13 xxxx adc1bufe 031c adc data buffer 14 xxxx adc1buff 031e adc data buffer 15 xxxx ad1con1 0320 adon ?adsidl ? ? ? form1 form0 ssrc2 ssrc1 ssrc0 ? ? asam samp done 0000 ad1con2 0322 vcfg2 vcfg1 vcfg0 r ? cscna ? ?bufs ? smpi3 smpi2 smpi1 smpi0 bufm alts 0000 ad1con3 0324 adrc r r samc4 samc3 samc2 samc1 samc0 adcs7 adcs6 adcs5 adcs4 adcs3 adcs2 adcs1 adcs0 0000 ad1chs 0328 ch0nb ? ? ch0sb4 ch0sb3 ch0sb2 ch0sb1 ch0sb0 ch0na ? ? ch0sa4 ch0sa3 ch0sa2 ch0sa1 ch0sa0 0000 ad1pcfgl 032c pcfg15 pcfg14 pcfg13 pcfg12 pcfg11 pcfg10 pc fg9pcfg8pcfg7pcfg6pcfg5pcfg4pcfg3pcfg2pcfg1pcfg0 0000 ad1pcfgh 032a ? ? ? ? ? ? ? ? ? ? ? ? ? ? pcfg17 pcfg16 0000 ad1cssl 0330 cssl15 cssl14 cssl13 cssl12 cssl11 cssl10 cssl9 cssl8 cssl7 cssl6 cssl5 cssl4 cssl3 cssl2 cssl1 cssl0 0000 legend: ? = unimplemented, read as ? 0 ?, r = reserved, maintain as ? 0 ?. reset values are shown in hexadecimal. table 4-21: ctmu register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets ctmucon 033c ctmuen ? ctmusidl tgen edgen edgseqen idissen cttrig edg2pol edg2sel1 edg2sel0 edg1pol edg1sel1 edg1sel0 edg2stat edg1stat 0000 ctmuicon 033e itrim5 itrim4 itrim3 itrim2 itrim1 itrim0 irng1 irng0 ? ? ? ? ? ? ? ? 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
pic24fj256ga110 family ds39905e-page 50 ? 2010 microchip technology inc. table 4-22: parallel master/slave port register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets pmcon 0600 pmpen ? psidl adrmux1 adrmux0 ptbeen ptwren ptrden csf1 csf0 alp cs2p cs1p bep wrsp rdsp 0000 pmmode 0602 busy irqm1 irqm0 incm1 incm0 mode16 mode1 mode0 waitb1 waitb0 waitm3 waitm2 waitm1 waitm0 waite1 waite0 0000 pmaddr 0604 cs2 cs1 addr13 addr12 addr11 addr10 addr9 addr8 addr7 addr6 addr5 addr4 addr3 addr2 addr1 addr0 0000 pmdout1 parallel port data out register 1 (buffers 0 and 1) 0000 pmdout2 0606 parallel port data out register 2 (buffers 2 and 3) 0000 pmdin1 0608 parallel port data in register 1 (buffers 0 and 1) 0000 pmdin2 060a parallel port data in register 2 (buffers 2 and 3) 0000 pmaen 060c pten15 pten14 pten13 pten12 pten11 pten10 pte n9 pten8 pten7 pten6 pten5 pt en4 pten3 pten2 pten1 pten0 0000 pmstat 060e ibf ibov ? ? ib3f ib2f ib1f ib0f obe obuf ? ? ob3e ob2e ob1e ob0e 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. table 4-23: real-time clock and calendar register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets alrmval 0620 alarm value register window based on alrmptr<1:0> xxxx alcfgrpt 0622 alrmen chime amask3 amask2 amask1 amask0 alrmpt r1 alrmptr0 arpt7 arpt6 arpt5 arpt4 arpt3 arpt2 arpt1 arpt0 0000 rtcval 0624 rtcc value register window based on rtcptr<1:0> xxxx rcfgcal 0626 rtcen ? rtcwren rtcsync halfsec rtcoe rtcptr1 rtcptr0 cal7 cal6 cal5 cal4 cal3 cal2 cal1 cal0 xxxx legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. table 4-24: comparators register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets cmstat 0630 cmidl ? ? ? ? c3evt c2evt c1evt ? ? ? ? ? c3out c2out c1out 0000 cvrcon 0632 ? ? ? ? ? ? ? ? cvren cvroe cvrr cvrss cvr3 cvr2 cvr1 cvr0 0000 cm1con 0634 cen coe cpol ? ? ? cevt cout evpol1 evpol0 ? cref ? ? cch1 cch0 0000 cm2con 0636 cen coe cpol ? ? ? cevt cout evpol1 evpol0 ? cref ? ? cch1 cch0 0000 cm3con 0638 cen coe cpol ? ? ? cevt cout evpol1 evpol0 ? cref ? ? cch1 cch0 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. table 4-25: crc register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets crccon 0640 ? ? csidl vword4 vword3 vwo rd2 vword1 vword0 crcful crcmpt ? crcgo plen3 plen2 plen1 plen0 0040 crcxor0642x15x14x13x12x11x10x9x8x7x6x5x4x3x2x1 ? 0000 crcdat 0644 crc data input register 0000 crcwdat 0646 crc result register 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
? 2010 microchip technology inc. ds39905e-page 51 pic24fj256ga110 family table 4-26: peripheral pin select register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets rpinr0 0680 ? ? int1r5 int1r4 int1r3 int1r2 int1r1 int1r0 ? ? ? ? ? ? ? ? 3f00 rpinr1 0682 ? ? int3r5 int3r4 int3r3 int3r2 int3r1 int3r0 ? ? int2r5 int2r4 int2r3 int2r2 int2r1 int2r0 3f3f rpinr2 0684 ? ? ? ? ? ? ? ? ? ? int4r5 int4r4 int4r3 int4r2 int4r1 int4r0 003f rpinr3 0686 ? ? t3ckr5 t3ckr4 t3ckr3 t3ckr2 t3ckr1 t3ckr0 ? ? t2ckr5t2ckr4t2ckr3t2ckr2t2ckr1t2ckr0 3f3f rpinr4 0688 ? ? t5ckr5 t5ckr4 t5ckr3 t5ckr2 t5ckr1 t5ckr0 ? ? t4ckr5t4ckr4t4ckr3t4ckr2t4ckr1t4ckr0 3f3f rpinr7 068e ? ? ic2r5 ic2r4 ic2r3 ic2r2 ic2r1 ic2r0 ? ? ic1r5 ic1r4 ic1r3 ic1r2 ic1r1 ic1r0 3f3f rpinr8 0690 ? ? ic4r5 ic4r4 ic4r3 ic4r2 ic4r1 ic4r0 ? ? ic3r5 ic3r4 ic3r3 ic3r2 ic3r1 ic3r0 3f3f rpinr9 0692 ? ? ic6r5 ic6r4 ic6r3 ic6r2 ic6r1 ic6r0 ? ? ic5r5 ic5r4 ic5r3 ic5r2 ic5r1 ic5r0 3f3f rpinr10 0694 ? ? ic8r5 ic8r4 ic8r3 ic8r2 ic8r1 ic8r0 ? ? ic7r5 ic7r4 ic7r3 ic7r2 ic7r1 ic7r0 3f3f rpinr11 0696 ? ? ocfbr5 ocfbr4 ocfbr3 ocfbr2 ocfbr1 ocfbr0 ? ? ocfar5 ocfar4 ocfar3 ocfar2 ocfar1 ocfar0 3f3f rpinr15 069e ? ? ic9r5 ic9r4 ic9r3 ic9r2 ic9r1 ic9r0 ? ? ? ? ? ? ? ? 3f00 rpinr17 06a2 ? ? u3rxr5 u3rxr4 u3rxr3 u3rxr2 u3rxr1 u3rxr0 ? ? ? ? ? ? ? ? 3f00 rpinr18 06a4 ? ? u1ctsr5 u1ctsr4 u1ctsr3 u1ctsr2 u1ctsr1 u1ctsr0 ? ? u1rxr5 u1rxr4 u1rxr3 u1rxr2 u1rxr1 u1rxr0 3f3f rpinr19 06a6 ? ? u2ctsr5 u2ctsr4 u2ctsr3 u2ctsr2 u2ctsr1 u2ctsr0 ? ? u2rxr5 u2rxr4 u2rxr3 u2rxr2 u2rxr1 u2rxr0 3f3f rpinr20 06a8 ? ? sck1r5 sck1r4 sck1r3 sck1r2 sck1r1 sck1r0 ? ? sdi1r5 sdi1r4 sdi1r3 sdi1r2 sdi1r1 sdi1r0 3f3f rpinr21 06aa ? ? u3ctsr5 u3ctsr4 u3ctsr3 u3ctsr2 u3ctsr1 u3ctsr0 ? ? ss1r5 ss1r4 ss1r3 ss1r2 ss1r1 ss1r0 3f3f rpinr22 06ac ? ? sck2r5 sck2r4 sck2r3 sck2r2 sck2r1 sck2r0 ? ? sdi2r5 sdi2r4 sdi2r3 sdi2r2 sdi2r1 sdi2r0 3f3f rpinr23 06ae ? ? ? ? ? ? ? ? ? ? ss2r5 ss2r4 ss2r3 ss2r2 ss2r1 ss2r0 3f3f rpinr27 06b6 ? ? u4ctsr5 u4ctsr4 u4ctsr3 u4ctsr2 u4ctsr1 u4ctsr0 ? ? u4rxr5 u4rxr4 u4rxr3 u4rxr2 u4rxr1 u4rxr0 3f3f rpinr28 06b8 ? ? sck3r5 sck3r4 sck3r3 sck3r2 sck3r1 sck3r0 ? ? sdi3r5 sdi3r4 sdi3r3 sdi3r2 sdi3r1 sdi3r0 003f rpinr29 06ba ? ? ? ? ? ? ? ? ? ? ss3r5 ss3r4 ss3r3 ss3r2 ss3r1 ss3r0 003f rpor0 06c0 ? ? rp1r5 rp1r4 rp1r3 rp1r2 rp1r1 rp1r0 ? ? rp0r5 rp0r4 rp0r3 rp0r2 rp0r1 rp0r0 0000 rpor1 06c2 ? ? rp3r5 rp3r4 rp3r3 rp3r2 rp3r1 rp3r0 ? ? rp2r5 rp2r4 rp2r3 rp2r2 rp2r1 rp2r0 0000 rpor2 06c4 ? ?rp5r5 (1) rp5r4 (1) rp5r3 (1) rp5r2 (1) rp5r1 (1) rp5r0 (1) ? ? rp4r5 rp4r4 rp4r3 rp4r2 rp4r1 rp4r0 0000 rpor3 06c6 ? ? rp7r5 rp7r4 rp7r3 rp7r2 rp7r1 rp7r0 ? ? rp6r5 rp6r4 rp6r3 rp6r2 rp6r1 rp6r0 0000 rpor4 06c8 ? ? rp9r5 rp9r4 rp9r3 rp9r2 rp9r1 rp9r0 ? ? rp8r5 rp8r4 rp8r3 rp8r2 rp8r1 rp8r0 0000 rpor5 06ca ? ? rp11r5 rp11r4 rp11r3 rp11r2 rp11r1 rp11r0 ? ? rp10r5 rp10r4 rp10r3 rp10r2 rp10r1 rp10r0 0000 rpor6 06cc ? ? rp13r5 rp13r4 rp13r3 rp13r2 rp13r1 rp13r0 ? ? rp12r5 rp12r4 rp12r3 rp12r2 rp12r1 rp12r0 0000 rpor7 06ce ? ?rp15r5 (1) rp15r4 (1) rp15r3 (1) rp15r2 (1) rp15r1 (1) rp15r0 (1) ? ? rp14r5 rp14r4 rp14r3 rp14r2 rp14r1 rp14r0 0000 rpor8 06d0 ? ? rp17r5 rp17r4 rp17r3 rp17r2 rp17r1 rp17r0 ? ? rp16r5 rp16r4 rp16r3 rp16r2 rp16r1 rp16r0 0000 rpor9 06d2 ? ? rp19r5 rp19r4 rp19r3 rp19r2 rp19r1 rp19r0 ? ? rp18r5 rp18r4 rp18r3 rp18r2 rp18r1 rp18r0 0000 rpor10 06d4 ? ? rp21r5 rp21r4 rp21r3 rp21r2 rp21r1 rp21r0 ? ? rp20r5 rp20r4 rp20r3 rp20r2 rp20r1 rp20r0 0000 rpor11 06d6 ? ? rp23r5 rp23r4 rp23r3 rp23r2 rp23r1 rp23r0 ? ? rp22r5 rp22r4 rp22r3 rp22r2 rp22r1 rp22r0 0000 rpor12 06d8 ? ? rp25r5 rp25r4 rp25r3 rp25r2 rp25r1 rp25r0 ? ? rp24r5 rp24r4 rp24r3 rp24r2 rp24r1 rp24r0 0000 rpor13 06da ? ? rp27r5 rp27r4 rp27r3 rp27r2 rp27r1 rp27r0 ? ? rp26r5 rp26r4 rp26r3 rp26r2 rp26r1 rp26r0 0000 rpor14 06dc ? ? rp29r5 rp29r4 rp29r3 rp29r2 rp29r1 rp29r0 ? ? rp28r5 rp28r4 rp28r3 rp28r2 rp28r1 rp28r0 0000 rpor15 06de ? ?rp31r5 (2) rp31r4 (2) rp31r3 (2) rp31r2 (2) rp31r1 (2) rp31r0 (2) ? ? rp30r5 rp30r4 rp30r3 rp30r2 rp30r1 rp30r0 0000 altrp 06e2 ? ? ? ? ? ? ? ? ? ? ? ? ? ? ?sck1cm xxx0 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. note 1: bits are unimplemented in 64-pin devices; read as ? 0 ?. 2: bits are unimplemented in 64-pin and 80-pin devices; read as ? 0 ?.
pic24fj256ga110 family ds39905e-page 52 ? 2010 microchip technology inc. table 4-27: system register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets rcon 0740 trapr iopuwr ? ? ? ? cm pmslp extr swr swdten wdto sleep idle bor por note 1 osccon 0742 ? cosc2 cosc1 cosc0 ? nosc2 nosc1 nosc0 clklock iolock lock ? cf poscen soscen oswen note 2 clkdiv 0744 roi doze2 doze1 doze0 dozen rcdiv2 rcdiv1 rcdiv0 ? ? ? ? ? ? ? ? 0100 osctun 0748 ? ? ? ? ? ? ? ? ? ? tun5 tun4 tun3 tun2 tun1 tun0 0000 refocon 074e roen ? rosslp rosel rodiv3 rodiv2 rodi v1 rodiv0 ? ? ? ? ? ? ? ? 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. note 1: the reset value of the rcon register is dependent on the type of reset event. see section 6.0 ?resets? for more information. 2: the reset value of the osccon register is dependent on both the type of reset event and the device configuration. see section 8.0 ?oscillator configuration? for more information. table 4-28: nvm register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets nvmcon 0760 wr wren wrerr ? ? ? ? ? ? erase ? ? nvmop3 nvmop2 nvmop1 nvmop0 0000 (1) nvmkey 0766 ? ? ? ? ? ? ? ? nvmkey<7:0> 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal. note 1: reset value shown is for por only. value on other reset states is dependent on the state of memory write or erase operations at the time of reset. table 4-29: pmd register map file name addr bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 all resets pmd1 0770 t5md t4md t3md t2md t1md ? ? ? i2c1md u2md u1md spi2md spi1md ? ? adc1md 0000 pmd2 0772 ic8md ic7md ic6md ic5md ic4md ic3md ic2md ic1md oc8md oc7md oc6md oc5md oc4md oc3md oc2md oc1md 0000 pmd3 0774 ? ? ? ? ? cmpmd rtccmd pmpmd crcmd ? ? ? u3md i2c3md i2c2md ? 0000 pmd4 0776 ? ? ? ? ? ? ? ? ? ?u4md ? refomd ctmumd lvdmd ? 0000 pmd5 0778 ? ? ? ? ? ? ?ic9md ? ? ? ? ? ? ?oc9md 0000 pmd6 077a ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? spi3md 0000 legend: ? = unimplemented, read as ? 0 ?. reset values are shown in hexadecimal.
? 2010 microchip technology inc. ds39905e-page 53 pic24fj256ga110 family 4.2.5 software stack in addition to its use as a working register, the w15 reg- ister in pic24f devices is also used as a software stack pointer. the pointer always points to the first available free word and grows from lower to higher addresses. it predecrements for stack pops and post-increments for stack pushes, as shown in figure 4-4 . note that for a pc push during any call instruction, the msb of the pc is zero-extended before the push, ensuring that the msb is always clear. the stack pointer limit value (splim) register, associ- ated with the stack pointer, sets an upper address boundary for the stack. splim is uninitialized at reset. as is the case for the stack pointer, splim<0> is forced to ? 0 ? because all stack operations must be word-aligned. whenever an ea is generated using w15 as a source or destination pointer, the resulting address is compared with the value in splim. if the contents of the stack pointer (w15) and the splim register are equal, and a push operation is performed, a stack error trap will not occur. the stack error trap will occur on a subsequent push operation. thus, for example, if it is desirable to cause a stack error trap when the stack grows beyond address 2000h in ram, initialize the splim with the value, 1ffeh. similarly, a stack pointer underflow (stack error) trap is generated when the stack pointer address is found to be less than 0800h. this prevents the stack from interfering with the special function register (sfr) space. a write to the splim register should not be immediately followed by an indirect read operation using w15. figure 4-4: call stack frame 4.3 interfacing program and data memory spaces the pic24f architecture uses a 24-bit wide program space and a 16-bit wide data space. the architecture is also a modified harvard scheme, meaning that data can also be present in the program space. to use this data successfully, it must be accessed in a way that preserves the alignment of information in both spaces. aside from normal execution, the pic24f architecture provides two methods by which program space can be accessed during operation: ? using table instructions to access individual bytes or words anywhere in the program space ? remapping a portion of the program space into the data space (program space visibility) table instructions allow an application to read or write to small areas of the program memory. this makes the method ideal for accessing data tables that need to be updated from time to time. it also allows access to all bytes of the program word. the remapping method allows an application to access a large block of data on a read-only basis, which is ideal for look-ups from a large table of static data; it can only access the least significant word of the program word. 4.3.1 addressing program space since the address ranges for the data and program spaces are 16 and 24 bits, respectively, a method is needed to create a 23-bit or 24-bit program address from 16-bit data registers. the solution depends on the interface method to be used. for table operations, the 8-bit table memory page address (tblpag) register is used to define a 32k word region within the program space. this is concatenated with a 16-bit ea to arrive at a full 24-bit program space address. in this format, the most significant bit of tblpag is used to determine if the operation occurs in the user memory (tblpag<7> = 0 ) or the configuration memory (tblpag<7> = 1 ). for remapping operations, the 8-bit program space visibility page address (psvpag) register is used to define a 16k word page in the program space. when the most significant bit of the ea is ? 1 ?, psvpag is con- catenated with the lower 15 bits of the ea to form a 23-bit program space address. unlike table operations, this limits remapping operations strictly to the user memory area. table 4-30 and figure 4-5 show how the program ea is created for table operations and remapping accesses from the data ea. here, p<23:0> refers to a program space word, whereas d<15:0> refers to a data space word. note: a pc push during exception processing will concatenate the srl register to the msb of the pc prior to the push. pc<15:0> 000000000 0 15 w15 (before call ) w15 (after call ) stack grows towards higher address 0000h pc<22:16> pop : [--w15] push : [w15++]
pic24fj256ga110 family ds39905e-page 54 ? 2010 microchip technology inc. table 4-30: program space address construction figure 4-5: data access from program space address generation access type access space program space address <23> <22:16> <15> <14:1> <0> instruction access (code execution) user 0 pc<22:1> 0 0xx xxxx xxxx xxxx xxxx xxx0 tblrd/tblwt (byte/word read/write) user tblpag<7:0> data ea<15:0> 0xxx xxxx xxxx xxxx xxxx xxxx configuration tblpag<7:0> data ea<15:0> 1xxx xxxx xxxx xxxx xxxx xxxx program space visibility (block remap/read) user 0 psvpag<7:0> data ea<14:0> (1) 0 xxxx xxxx xxx xxxx xxxx xxxx note 1: data ea<15> is always ? 1 ? in this case, but is not used in calculating the program space address. bit 15 of the address is psvpag<0>. 0 program counter 23 bits 1 psvpag 8 bits ea 15 bits program counter (1) select tblpag 8 bits ea 16 bits byte select 0 0 1/0 user/configuration table operations (2) program space visibility (1) space select 24 bits 23 bits (remapping) 1/0 0 note 1: the lsb of program space addresses is always fixed as ? 0 ? in order to maintain word alignment of data in the program and data spaces. 2: table operations are not required to be word-aligned. table read operations are permitted in the configuration memory space.
? 2010 microchip technology inc. ds39905e-page 55 pic24fj256ga110 family 4.3.2 data access from program memory using table instructions the tblrdl and tblwtl instructions offer a direct method of reading or writing the lower word of any address within the program space without going through data space. the tblrdh and tblwth instructions are the only method to read or write the upper 8 bits of a program space word as data. the pc is incremented by two for each successive 24-bit program word. this allows program memory addresses to directly map to data space addresses. program memory can thus be regarded as two, 16-bit word-wide address spaces, residing side by side, each with the same address range. tblrdl and tblwtl access the space which contains the least significant data word, and tblrdh and tblwth access the space which contains the upper data byte. two table instructions are provided to move byte or word-sized (16-bit) data to and from program space. both function as either byte or word operations. 1. tblrdl (table read low): in word mode, it maps the lower word of the program space location (p<15:0>) to a data address (d<15:0>). in byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. the upper byte is selected when the byte select is ? 1 ?; the lower byte is selected when it is ? 0 ?. 2. tblrdh (table read high): in word mode, it maps the entire upper word of a program address (p<23:16>) to a data address. note that d<15:8>, the ?phantom? byte, will always be ? 0 ?. in byte mode, it maps the upper or lower byte of the program word to d<7:0> of the data address, as above. note that the data will always be ? 0 ? when the upper ?phantom? byte is selected (byte select = 1 ). in a similar fashion, two table instructions, tblwth and tblwtl , are used to write individual bytes or words to a program space address. the details of their operation are explained in section 5.0 ?flash program memory? . for all table operations, the area of program memory space to be accessed is determined by the table memory page address (tblpag) register. tblpag covers the entire program memory space of the device, including user and configuration spaces. when tblpag<7> = 0 , the table page is located in the user memory space. when tblpag<7> = 1 , the page is located in configuration space. figure 4-6: accessing program memory with table instructions note: only table read operations will execute in the configuration memory space, and only then, in implemented areas, such as the device id. table write operations are not allowed. 0 8 16 23 00000000 00000000 00000000 00000000 ?phantom? byte tblrdh.b (wn<0> = 0 ) tblrdl.w tblrdl.b (wn<0> = 1 ) tblrdl.b (wn<0> = 0 ) 23 15 0 tblpag 02 000000h 800000h 020000h 030000h program space data ea<15:0> the address for the table operation is determined by the data ea within the page defined by the tblpag register. only read operations are shown; write operations are also valid in the user memory area.
pic24fj256ga110 family ds39905e-page 56 ? 2010 microchip technology inc. 4.3.3 reading data from program memory using program space visibility the upper 32 kbytes of data space may optionally be mapped into any 16k word page of the program space. this provides transparent access of stored constant data from the data space without the need to use special instructions (i.e., tblrdl/h ). program space access through the data space occurs if the most significant bit (msb) of the data space ea is ? 1 ? and program space visibility is enabled by setting the psv bit in the cpu control (corcon<2>) register. the location of the program memory space to be mapped into the data space is determined by the program space visibility page address (psvpag) register. this 8-bit register defines any one of 256 possible pages of 16k words in program space. in effect, psvpag func- tions as the upper 8 bits of the program memory address, with the 15 bits of the ea functioning as the lower bits. note that by incrementing the pc by 2 for each program memory word, the lower 15 bits of data space addresses directly map to the lower 15 bits in the corresponding program space addresses. data reads to this area add an additional cycle to the instruction being executed, since two program memory fetches are required. although each data space address, 8000h and higher, maps directly into a corresponding program memory address (see figure 4-7), only the lower 16 bits of the 24-bit program word are used to contain the data. the upper 8 bits of any program space locations used as data should be programmed with ? 1111 1111 ? or ? 0000 0000 ? to force a nop . this prevents possible issues should the area of code ever be accidentally executed. for operations that use psv and are executed outside a repeat loop, the mov and mov.d instructions will require one instruction cycle in addition to the specified execution time. all other instructions will require two instruction cycles in addition to the specified execution time. for operations that use psv which are executed inside a repeat loop, there will be some instances that require two instruction cycles in addition to the specified execution time of the instruction: ? execution in the first iteration ? execution in the last iteration ? execution prior to exiting the loop due to an interrupt ? execution upon re-entering the loop after an interrupt is serviced any other iteration of the repeat loop will allow the instruction accessing data, using psv, to execute in a single cycle. figure 4-7: program spac e visibility operation note: psv access is temporarily disabled during table reads/writes. 23 15 0 psvpag data space program space 0000h 8000h ffffh 02 000000h 800000h 010000h 018000h when corcon<2> = 1 and ea<15> = 1 : psv area the data in the page designated by psv- pag is mapped into the upper half of the data memory space.... data ea<14:0> ...while the lower 15 bits of the ea specify an exact address within the psv area. this corresponds exactly to the same lower 15 bits of the actual program space address.
? 2010 microchip technology inc. ds39905e-page 57 pic24fj256ga110 family 5.0 flash program memory the pic24fj256ga110 family of devices contains internal flash program memory for storing and execut- ing application code. the memory is readable, writable and erasable when operating with v dd over 2.35v. if the regulator is disabled, the v ddcore voltage must be over 2.25v. flash memory can be programmed in three ways: ? in-circuit serial programming? (icsp?) ? run-time self-programming (rtsp) ? enhanced in-circuit serial programming (enhanced icsp) icsp allows a pic24fj256ga110 family device to be serially programmed while in the end application circuit. this is simply done with two lines for the programming clock and programming data (which are named pgecx and pgedx, respectively), and three other lines for power (v dd ), ground (v ss ) and master clear (mclr ). this allows customers to manufacture boards with unprogrammed devices and then program the micro- controller just before shipping the product. this also allows the most recent firmware or a custom firmware to be programmed. rtsp is accomplished using tblrd (table read) and tblwt (table write) instructions. with rtsp, the user may write program memory data in blocks of 64 instruc- tions (192 bytes) at a time and erase program memory in blocks of 512 instructions (1536 bytes) at a time. 5.1 table instructions and flash programming regardless of the method used, all programming of flash memory is done with the table read and table write instructions. these allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. the 24-bit target address in the program memory is formed using the tblpag<7:0> bits and the effective address (ea) from a w register specified in the table instruction, as shown in figure 5-1 . the tblrdl and the tblwtl instructions are used to read or write to bits<15:0> of program memory. tblrdl and tblwtl can access program memory in both word and byte modes. the tblrdh and tblwth instructions are used to read or write to bits<23:16> of program memory. tblrdh and tblwth can also access program memory in word or byte mode. figure 5-1: addressing for table registers note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 4. ?program memory? (ds39715). 0 program counter 24 bits program tblpag reg 8 bits working reg ea 16 bits using byte 24-bit ea 0 1/0 select table instruction counter using user/configuration space select
pic24fj256ga110 family ds39905e-page 58 ? 2010 microchip technology inc. 5.2 rtsp operation the pic24f flash program memory array is organized into rows of 64 instructions or 192 bytes. rtsp allows the user to erase blocks of eight rows (512 instructions) at a time and to program one row at a time. it is also possible to program single words. the 8-row erase blocks and single row write blocks are edge-aligned, from the beginning of program memory, on boundaries of 1536 bytes and 192 bytes, respectively. when data is written to program memory using tblwt instructions, the data is not written directly to memory. instead, data written using table writes is stored in holding latches until the programming sequence is executed. any number of tblwt instructions can be executed and a write will be successfully performed. however, 64 tblwt instructions are required to write the full row of memory. to ensure that no data is corrupted during a write, any unused addresses should be programmed with ffffffh. this is because the holding latches reset to an unknown state, so if the addresses are left in the reset state, they may overwrite the locations on rows which were not rewritten. the basic sequence for rtsp programming is to set up a table pointer, then do a series of tblwt instructions to load the buffers. programming is performed by setting the control bits in the nvmcon register. data can be loaded in any order and the holding regis- ters can be written to multiple times before performing a write operation. subsequent writes, however, will wipe out any previous writes. all of the table write operations are single-word writes (2 instruction cycles), because only the buffers are writ- ten. a programming cycle is required for programming each row. 5.3 jtag operation the pic24f family supports jtag boundary scan. boundary scan can improve the manufacturing process by verifying pin to pcb connectivity. 5.4 enhanced in-circuit serial programming enhanced in-circuit serial programming uses an on-board bootloader, known as the program executive, to manage the programming process. using an spi data frame format, the program executive can erase, program and verify program memory. for more information on enhanced icsp, see the device programming specification. 5.5 control registers there are two sfrs used to read and write the program flash memory: nvmcon and nvmkey. the nvmcon register ( register 5-1 ) controls which blocks are to be erased, which memory type is to be programmed and when the programming cycle starts. nvmkey is a write-only register that is used for write protection. to start a pr ogramming or erase sequence, the user must consecutively write 55h and aah to the nvmkey register. refer to section 5.6 ?programming operations? for further details. 5.6 programming operations a complete programming sequence is necessary for programming or erasing the internal flash in rtsp mode. during a programming or erase operation, the processor stalls (waits) until the operation is finished. setting the wr bit (nvmcon<15>) starts the opera- tion and the wr bit is automatically cleared when the operation is finished. note: writing to a location multiple times without erasing is not recommended.
? 2010 microchip technology inc. ds39905e-page 59 pic24fj256ga110 family register 5-1: nvmcon: flash memory control register r/so-0 (1) r/w-0 (1) r/w-0 (1) u-0 u-0 u-0 u-0 u-0 wr wren wrerr ? ? ? ? ? bit 15 bit 8 u-0 r/w-0 (1) u-0 u-0 r/w-0 (1) r/w-0 (1) r/w-0 (1) r/w-0 (1) ?erase ? ?nvmop3 (2) nvmop2 (2) nvmop1 (2) nvmop0 (2) bit 7 bit 0 legend: so = set only bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 wr: write control bit (1) 1 = initiates a flash memory program or erase operation. the operation is self-timed and the bit is cleared by hardware once the operation is complete. 0 = program or erase operation is complete and inactive bit 14 wren: write enable bit (1) 1 = enable flash program/erase operations 0 = inhibit flash program/erase operations bit 13 wrerr: write sequence error flag bit (1) 1 = an improper program or erase sequence attempt or termination has occurred (bit is set automatically on any set attempt of the wr bit) 0 = the program or erase operation completed normally bit 12-7 unimplemented: read as ? 0 ? bit 6 erase: erase/program enable bit (1) 1 = perform the erase operation specified by nvmop<3:0> on the next wr command 0 = perform the program operation specified by nvmop<3:0> on the next wr command bit 5-4 unimplemented: read as ? 0 ? bit 3-0 nvmop<3:0>: nvm operation select bits (1,2) 1111 = memory bulk erase operation (erase = 1 ) or no operation (erase = 0 ) (3) 0011 = memory word program operation (erase = 0 ) or no operation (erase = 1 ) 0010 = memory page erase operation (erase = 1 ) or no operation (erase = 0 ) 0001 = memory row program operation (erase = 0 ) or no operation (erase = 1 ) note 1: these bits can only be reset on por. 2: all other combinations of nvmop<3:0> are unimplemented. 3: available in icsp? mode only. refer to the device programming specification.
pic24fj256ga110 family ds39905e-page 60 ? 2010 microchip technology inc. 5.6.1 programming algorithm for flash program memory the user can program one row of flash program memory at a time. to do this, it is necessary to erase the 8-row erase block containing the desired row. the general process is as follows: 1. read eight rows of program memory (512 instructions) and store in data ram. 2. update the program data in ram with the desired new data. 3. erase the block (see example 5-1 for an implementation in assembler): a) set the nvmop bits (nvmcon<3:0>) to ? 0010 ? to configure for block erase. set the erase (nvmcon<6>) and wren (nvmcon<14>) bits. b) write the starting address of the block to be erased into the tblpag and w registers. c) write 55h to nvmkey. d) write aah to nvmkey. e) set the wr bit (nvmcon<15>). the erase cycle begins and the cpu stalls for the dura- tion of the erase cycle. when the erase is done, the wr bit is cleared automatically. 4. write the first 64 instructions from data ram into the program memory buffers (see example 5-3 for the implementation in assembler). 5. write the program block to flash memory: a) set the nvmop bits to ? 0001 ? to configure for row programming. clear the erase bit and set the wren bit. b) write 55h to nvmkey. c) write aah to nvmkey. d) set the wr bit. the programming cycle begins and the cpu stalls for the duration of the write cycle. when the write to flash memory is done, the wr bit is cleared automatically. 6. repeat steps 4 and 5, using the next available 64 instructions from the block in data ram by incrementing the value in tblpag, until all 512 instructions are written back to flash memory. for protection against accidental operations, the write initiate sequence for nvmkey must be used to allow any erase or program operation to proceed. after the programming command has been executed, the user must wait for the programming time until programming is complete. the two instructions following the start of the programming sequence should be nop s, as shown in example 5-5 . example 5-1: erasing a program memo ry block (assembly language code) note: the equivalent c code for these steps, prepared using microchip?s mplab c30 compiler and a specific library of built-in hardware functions, is shown in examples 5-2 , 5-4 and 5-6 . ; set up nvmcon for block erase operation mov #0x4042, w0 ; mov w0, nvmcon ; initialize nvmcon ; init pointer to row to be erased mov #tblpage(prog_addr), w0 ; mov w0, tblpag ; initialize pm page boundary sfr mov #tbloffset(prog_addr), w0 ; initialize in-page ea[15:0] pointer tblwtl w0, [w0] ; set base address of erase block disi #5 ; block all interrupts with priority <7 ; for next 5 instructions mov #0x55, w0 mov w0, nvmkey ; write the 55 key mov #0xaa, w1 ; mov w1, nvmkey ; write the aa key bset nvmcon, #wr ; start the erase sequence nop ; insert two nops after the erase nop ; command is asserted
? 2010 microchip technology inc. ds39905e-page 61 pic24fj256ga110 family example 5-2: erasing a program me mory block (c language code) example 5-3: loading the write bu ffers (assembly language code) // c example using mplab c30 unsigned long progaddr = 0xxxxxxx; // address of row to write unsigned int offset; //set up pointer to the first memory location to be written tblpag = progaddr>>16; // initialize pm page boundary sfr offset = progaddr & 0xffff; // initialize lower word of address __builtin_tblwtl(offset, 0x0000); // set base address of erase block // with dummy latch write nvmcon = 0x4042; // initialize nvmcon asm("disi #5"); // block all interrupts with priority <7 // for next 5 instructions __builtin_write_nvm(); // c30 function to perform unlock // sequence and set wr ; set up nvmcon for row programming operations mov #0x4001, w0 ; mov w0, nvmcon ; initialize nvmcon ; set up a pointer to the first program memory location to be written ; program memory selected, and writes enabled mov #0x0000, w0 ; mov w0, tblpag ; initialize pm page boundary sfr mov #0x6000, w0 ; an example program memory address ; perform the tblwt instructions to write the latches ; 0th_program_word mov #low_word_0, w2 ; mov #high_byte_0, w3 ; tblwtl w2, [w0] ; write pm low word into program latch tblwth w3, [w0++] ; write pm high byte into program latch ; 1st_program_word mov #low_word_1, w2 ; mov #high_byte_1, w3 ; tblwtl w2, [w0] ; write pm low word into program latch tblwth w3, [w0++] ; write pm high byte into program latch ; 2nd_program_word mov #low_word_2, w2 ; mov #high_byte_2, w3 ; tblwtl w2, [w0] ; write pm low word into program latch tblwth w3, [w0++] ; write pm high byte into program latch ? ? ? ; 63rd_program_word mov #low_word_31, w2 ; mov #high_byte_31, w3 ; tblwtl w2, [w0] ; write pm low word into program latch tblwth w3, [w0] ; write pm high byte into program latch
pic24fj256ga110 family ds39905e-page 62 ? 2010 microchip technology inc. example 5-4: loading the writ e buffers (c language code) example 5-5: initiating a programming sequence (assembly language code) example 5-6: initiating a program ming sequence (c language code) // c example using mplab c30 #define num_instruction_per_row 64 unsigned int offset; unsigned int i; unsigned long progaddr = 0xxxxxxx; // address of row to write unsigned int progdata[2*num_instruction_per_row]; // buffer of data to write //set up nvmcon for row programming nvmcon = 0x4001; // initialize nvmcon //set up pointer to the first memory location to be written tblpag = progaddr>>16; // initialize pm page boundary sfr offset = progaddr & 0xffff; // initialize lower word of address //perform tblwt instructions to write necessary number of latches for(i=0; i < 2*num_instruction_per_row; i++) { __builtin_tblwtl(offset, progdata[i++]); // write to address low word __builtin_tblwth(offset, progdata[i]); // write to upper byte offset = offset + 2; // increment address } disi #5 ; block all interrupts with priority <7 ; for next 5 instructions mov #0x55, w0 mov w0, nvmkey ; write the 55 key mov #0xaa, w1 ; mov w1, nvmkey ; write the aa key bset nvmcon, #wr ; start the erase sequence nop ; nop ; btsc nvmcon, #15 ; and wait for it to be bra $-2 ; completed // c example using mplab c30 asm("disi #5"); // block all interrupts with priority < 7 // for next 5 instructions __builtin_write_nvm(); // perform unlock sequence and set wr
? 2010 microchip technology inc. ds39905e-page 63 pic24fj256ga110 family 5.6.2 programming a single word of flash program memory if a flash location has been erased, it can be pro- grammed using table write instructions to write an instruction word (24-bit) into the write latch. the tblpag register is loaded with the 8 most significant bytes of the flash address. the tblwtl and tblwth instructions write the desired data into the write latches and specify the lower 16 bits of the program memory address to write to. to configure the nvmcon register for a word write, set the nvmop bits (nvmcon<3:0>) to ? 0011 ?. the write is performed by executing the unlock sequence and setting the wr bit, as shown in example 5-7 . an equivalent procedure in c, using the mplab c30 compiler and built-in hardware functions, is shown in example 5-8 . example 5-7: programming a single word of flash program memory (assembly language code) example 5-8: programming a single word of flash program memory (c language code) ; setup a pointer to data program memory mov #tblpage(prog_addr), w0 ; mov w0, tblpag ;initialize pm page boundary sfr mov #tbloffset(prog_addr), w0 ;initialize a register with program memory address mov #low_word, w2 ; mov #high_byte, w3 ; tblwtl w2, [w0] ; write pm low word into program latch tblwth w3, [w0++] ; write pm high byte into program latch ; setup nvmcon for programming one word to data program memory mov #0x4003, w0 ; mov w0, nvmcon ; set nvmop bits to 0011 disi #5 ; disable interrupts while the key sequence is written mov #0x55, w0 ; write the key sequence mov w0, nvmkey mov #0xaa, w0 mov w0, nvmkey bset nvmcon, #wr ; start the write cycle nop ; insert two nops after the erase nop ; command is asserted // c example using mplab c30 unsigned int offset; unsigned long progaddr = 0xxxxxxx; // address of word to program unsigned int progdatal = 0xxxxx; // data to program lower word unsigned char progdatah = 0xxx; // data to program upper byte //set up nvmcon for word programming nvmcon = 0x4003; // initialize nvmcon //set up pointer to the first memory location to be written tblpag = progaddr>>16; // initialize pm page boundary sfr offset = progaddr & 0xffff; // initialize lower word of address //perform tblwt instructions to write latches __builtin_tblwtl(offset, progdatal); // write to address low word __builtin_tblwth(offset, progdatah); // write to upper byte asm(?disi #5?); // block interrupts with priority < 7 // for next 5 instructions __builtin_write_nvm(); // c30 function to perform unlock // sequence and set wr
pic24fj256ga110 family ds39905e-page 64 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 65 pic24fj256ga110 family 6.0 resets the reset module combines all reset sources and controls the device master reset signal, sysrst . the following is a list of device reset sources: ? por: power-on reset ?mclr : pin reset ?swr: reset instruction ? wdt: watchdog timer reset ? bor: brown-out reset ? cm: configuration mismatch reset ? trapr: trap conflict reset ? iopuwr: illegal opcode reset ? uwr: uninitialized w register reset a simplified block diagram of the reset module is shown in figure 6-1 . any active source of reset will make the sysrst signal active. many registers associated with the cpu and peripherals are forced to a known reset state. most registers are unaffected by a reset; their status is unknown on por and unchanged by all other resets. all types of device reset will set a corresponding status bit in the rcon register to indicate the type of reset (see register 6-1 ). a power-on reset will clear all bits except for the bor and por bits (rcon<1:0>) which are set. the user may set or clear any bit at any time during code execution. the rcon bits only serve as status bits. setting a particular reset status bit in software will not cause a device reset to occur. the rcon register also has other bits associated with the watchdog timer and device power-saving states. the function of these bits is discussed in other sections of this data sheet. figure 6-1: reset sy stem block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 7. ?reset? (ds39712). note: refer to the specific peripheral or cpu section of this manual for register reset states. note: the status bits in the rcon register should be cleared after they are read so that the next rcon register value after a device reset will be meaningful. mclr v dd v dd rise detect por sleep or idle brown-out reset enable voltage regulator reset instruction wdt module glitch filter bor trap conflict illegal opcode uninitialized w register sysrst configuration mismatch
pic24fj256ga110 family ds39905e-page 66 ? 2010 microchip technology inc. register 6-1: rcon: re set control register (1) r/w-0 r/w-0 u-0 u-0 u-0 u-0 r/w-0 r/w-0 trapr iopuwr ? ? ? ?cmpmslp bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-1 r/w-1 extr swr swdten (2) wdto sleep idle bor por bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 trapr: trap reset flag bit 1 = a trap conflict reset has occurred 0 = a trap conflict reset has not occurred bit 14 iopuwr: illegal opcode or uninitialized w access reset flag bit 1 = an illegal opcode detection, an illegal address mode or uninitialized w register used as an address pointer caused a reset 0 = an illegal opcode or uninitialized w reset has not occurred bit 13-10 unimplemented: read as ? 0 ? bit 9 cm: configuration word mismatch reset flag bit 1 = a configuration word mismatch reset has occurred 0 = a configuration word mismatch reset has not occurred bit 8 pmslp: program memory power during sleep bit 1 = program memory bias voltage remains powered during sleep 0 = program memory bias voltage is powered down during sleep and voltage regulator enters standby mode bit 7 extr: external reset (mclr ) pin bit 1 = a master clear (pin) reset has occurred 0 = a master clear (pin) reset has not occurred bit 6 swr: software reset (instruction) flag bit 1 = a reset instruction has been executed 0 = a reset instruction has not been executed bit 5 swdten: software enable/disable of wdt bit (2) 1 = wdt is enabled 0 = wdt is disabled bit 4 wdto: watchdog timer time-out flag bit 1 = wdt time-out has occurred 0 = wdt time-out has not occurred bit 3 sleep: wake from sleep flag bit 1 = device has been in sleep mode 0 = device has not been in sleep mode bit 2 idle: wake-up from idle flag bit 1 = device has been in idle mode 0 = device has not been in idle mode bit 1 bor: brown-out reset flag bit 1 = a brown-out reset has occurred. note that bor is also set after a power-on reset. 0 = a brown-out reset has not occurred bit 0 por: power-on reset flag bit 1 = a power-on reset has occurred 0 = a power-on reset has not occurred note 1: all of the reset status bits may be set or cleared in software. setting one of these bits in software does not cause a device reset. 2: if the fwdten configuration bit is ? 1 ? (unprogrammed), the wdt is always enabled, regardless of the swdten bit setting.
? 2010 microchip technology inc. ds39905e-page 67 pic24fj256ga110 family table 6-1: reset flag bit operation 6.1 clock source selection at reset if clock switching is enabled, the system clock source at device reset is chosen as shown in table 6-2 . if clock switching is disabled, the system clock source is always selected according to the oscillator configuration bits. refer to section 8.0 ?oscillator configuration? for further details. table 6-2: oscillator selection vs. type of reset (clock switching enabled) 6.2 device reset times the reset times for various types of device reset are summarized in table 6-3 . note that the system reset signal, sysrst , is released after the por and pwrt delay times expire. the time at which the device actually begins to execute code will also depend on the system oscillator delays, which include the oscillator start-up timer (ost) and the pll lock time. the ost and pll lock times occur in parallel with the applicable sysrst delay times. the fscm delay determines the time at which the fscm begins to monitor the system clock source after the sysrst signal is released. flag bit setting event clearing event trapr (rcon<15>) trap conflict event por iopuwr (rcon<14>) illegal opcode or uninitialized w register access por cm (rcon<9>) configuration mismatch reset por extr (rcon<7>) mclr reset por swr (rcon<6>) reset instruction por wdto (rcon<4>) wdt time-out pwrsav instruction, por, clrwdt sleep (rcon<3>) pwrsav #sleep instruction por idle (rcon<2>) pwrsav #idle instruction por bor (rcon<1>) por, bor ? por (rcon<0>) por ? note: all reset flag bits may be set or cleared by the user software. reset type clock source determinant por fnosc configuration bits (cw2<10:8>) bor mclr cosc control bits (osccon<14:12>) wdto swr
pic24fj256ga110 family ds39905e-page 68 ? 2010 microchip technology inc. table 6-3: reset delay times for various device resets reset type clock source sysrst delay system clock delay notes por (6) ec t por + t pwrt + t rst ? 1, 2, 7 frc, frcdiv t por + t pwrt + t rst t frc 1, 2, 3, 7 lprc t por + t pwrt + t rst t lprc 1, 2, 3, 7 ecpll t por + t pwrt + t rst t lock 1, 2, 4, 7 frcpll t por + t pwrt + t rst t frc + t lock 1, 2, 3, 4, 7 xt, hs, sosc t por + t pwrt + t rst t ost 1, 2, 5, 7 xtpll, hspll t por + t pwrt + t rst t ost + t lock 1, 2, 4, 5, 7 bor ec t pwrt + t rst ? 2, 7 frc, frcdiv t pwrt + t rst t frc 2, 3, 7 lprc t pwrt + t rst t lprc 2, 3, 7 ecpll t pwrt + t rst t lock 2, 4, 7 frcpll t pwrt + t rst t frc + t lock 2, 3, 4, 7 xt, hs, sosc t pwrt + t rst t ost 2, 5, 7 xtpll, hspll t pwrt + t rst t frc + t lock 2, 3, 4, 7 all others any clock t rst ? 7 note 1: t por = power-on reset delay. 2: t pwrt = 64 ms nominal if regulator is disabled (envreg tied to v ss ). 3: t frc and t lprc = rc oscillator start-up times. 4: t lock = pll lock time. 5: t ost = oscillator start-up timer (ost). a 10-bit counter waits 1024 oscillator periods before releasing the oscillator clock to the system. 6: if two-speed start-up is enabled, regardless of the primary oscillator selected, the device starts with frc, and in such cases, frc start-up time is valid. 7: t rst = internal state reset timer note: for detailed operating frequency and timing specifications, see section 28.0 ?electrical characteristics? .
? 2010 microchip technology inc. ds39905e-page 69 pic24fj256ga110 family 6.2.1 por and long oscillator start-up times the oscillator start-up circuitry and its associated delay timers are not linked to the device reset delays that occur at power-up. some crystal circuits (especially low-frequency crystals) will have a relatively long start-up time. therefore, one or more of the following conditions is possible after sysrst is released: ? the oscillator circuit has not begun to oscillate. ? the oscillator start-up timer has not expired (if a crystal oscillator is used). ? the pll has not achieved a lock (if pll is used). the device will not begin to execute code until a valid clock source has been released to the system. there- fore, the oscillator and pll start-up delays must be considered when the reset delay time must be known. 6.2.2 fail-safe clock monitor (fscm) and device resets if the fscm is enabled, it will begin to monitor the system clock source when sysrst is released. if a valid clock source is not available at this time, the device will automatically switch to the frc oscillator and the user can switch to the desired crystal oscillator in the trap service routine (tsr). 6.3 special function register reset states most of the special function registers (sfrs) associ- ated with the pic24f cpu and peripherals are reset to a particular value at a device reset. the sfrs are grouped by their peripheral or cpu function and their reset values are specified in each section of this manual. the reset value for each sfr does not depend on the type of reset with the exception of four registers. the reset value for the reset control register, rcon, will depend on the type of device reset. the reset value for the oscillator control register, osccon, will depend on the type of reset and the programmed values of the fnosc bits in flash configuration word 2 (cw2); see ta bl e 6 - 2 . the rcfgcal and nvmcon registers are only affected by a por.
pic24fj256ga110 family ds39905e-page 70 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 71 pic24fj256ga110 family 7.0 interrupt controller the pic24f interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the pic24f cpu. it has the following features: ? up to 8 processor exceptions and software traps ? 7 user-selectable priority levels ? interrupt vector table (ivt) with up to 118 vectors ? a unique vector for each interrupt or exception source ? fixed priority within a specified user priority level ? alternate interrupt vector table (aivt) for debug support ? fixed interrupt entry and return latencies 7.1 interrupt vector table the interrupt vector table (ivt) is shown in figure 7-1 . the ivt resides in program memory, starting at location 000004h. the ivt contains 126 vectors, consisting of 8 non-maskable trap vectors, plus up to 118 sources of interrupt. in general, each interrupt source has its own vector. each interrupt vector contains a 24-bit wide address. the value programmed into each interrupt vector location is the starting address of the associated interrupt service routine (isr). interrupt vectors are prioritized in terms of their natural priority; this is linked to their position in the vector table. all other things being equal, lower addresses have a higher natural priority. for example, the interrupt asso- ciated with vector 0 will take priority over interrupts at any other vector address. pic24fj256ga110 family devices implement non-maskable traps and unique interrupts. these are summarized in ta b l e 7 - 1 and tab l e 7 - 2 . 7.1.1 alternate interrupt vector ta b l e the alternate interrupt vector table (aivt) is located after the ivt, as shown in figure 7-1 . access to the aivt is provided by the altivt control bit (intcon2<15>). if the altivt bit is set, all interrupt and exception processes will use the alternate vectors instead of the default vectors. the alternate vectors are organized in the same manner as the default vectors. the aivt supports emulation and debugging efforts by providing a means to switch between an application and a support environment without requiring the inter- rupt vectors to be reprogrammed. this feature also enables switching between applications for evaluation of different software algorithms at run time. if the aivt is not needed, the aivt should be programmed with the same addresses used in the ivt. 7.2 reset sequence a device reset is not a true exception because the interrupt controller is not involved in the reset process. the pic24f devices clear their registers in response to a reset which forces the pc to zero. the micro- controller then begins program execution at location 000000h. the user programs a goto instruction at the reset address, which redirects program execution to the appropriate start-up routine. note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 8. ?interrupts? (ds39707). note: any unimplemented or unused vector locations in the ivt and aivt should be programmed with the address of a default interrupt handler routine that contains a reset instruction.
pic24fj256ga110 family ds39905e-page 72 ? 2010 microchip technology inc. figure 7-1: pic24f interrupt vector table table 7-1: trap vector details vector number ivt address aivt address trap source 0 000004h 000104h reserved 1 000006h 000106h oscillator failure 2 000008h 000108h address error 3 00000ah 00010ah stack error 4 00000ch 00010ch math error 5 00000eh 00010eh reserved 6 000010h 000110h reserved 7 000012h 000112h reserved reset ? goto instruction 000000h reset ? goto address 000002h reserved 000004h oscillator fail trap vector address error trap vector stack error trap vector math error trap vector reserved reserved reserved interrupt vector 0 000014h interrupt vector 1 ? ? ? interrupt vector 52 00007ch interrupt vector 53 00007eh interrupt vector 54 000080h ? ? ? interrupt vector 116 0000fch interrupt vector 117 0000feh reserved 000100h reserved 000102h reserved oscillator fail trap vector address error trap vector stack error trap vector math error trap vector reserved reserved reserved interrupt vector 0 000114h interrupt vector 1 ? ? ? interrupt vector 52 00017ch interrupt vector 53 00017eh interrupt vector 54 000180h ? ? ? interrupt vector 116 interrupt vector 117 0001feh start of code 000200h decreasing natural order priority interrupt vector table (ivt) (1) alternate interrupt vector table (aivt) (1) note 1: see table 7-2 for the interrupt vector list.
? 2010 microchip technology inc. ds39905e-page 73 pic24fj256ga110 family table 7-2: implemented interrupt vectors interrupt source vector number ivt address aivt address interrupt bit locations flag enable priority adc1 conversion done 13 00002eh 00012eh ifs0<13> iec0<13> ipc3<6:4> comparator event 18 000038h 000138h ifs1<2> iec1<2> ipc4<10:8> crc generator 67 00009ah 00019ah ifs4<3> iec4<3> ipc16<14:12> ctmu event 77 0000aeh 0001aeh ifs4<13> iec4<13> ipc19<6:4> external interrupt 0 0 000014h 000114h ifs0<0> iec0<0> ipc0<2:0> external interrupt 1 20 00003ch 00013ch ifs1<4> iec1<4> ipc5<2:0> external interrupt 2 29 00004eh 00014eh ifs1<13> iec1<13> ipc7<6:4> external interrupt 3 53 00007eh 00017eh ifs3<5> iec3<5> ipc13<6:4> external interrupt 4 54 000080h 000180h ifs3<6> iec3<6> ipc13<10:8> i2c1 master event 17 000036h 000136h ifs1<1> iec1<1> ipc4<6:4> i2c1 slave event 16 000034h 000134h ifs1<0> iec1<0> ipc4<2:0> i2c2 master event 50 000078h 000178h ifs3<2> iec3<2> ipc12<10:8> i2c2 slave event 49 000076h 000176h ifs3<1> iec3<1> ipc12<6:4> i2c3 master event 85 0000beh 0001beh ifs5<5> iec5<5> ipc21<6:4> i2c3 slave event 84 0000bch 0001bch ifs5<4> iec5<4> ipc21<2:0> input capture 1 1 000016h 000116h ifs0<1> iec0<1> ipc0<6:4> input capture 2 5 00001eh 00011eh ifs0<5> iec0<5> ipc1<6:4> input capture 3 37 00005eh 00015eh ifs2<5> iec2<5> ipc9<6:4> input capture 4 38 000060h 000160h ifs2<6> iec2<6> ipc9<10:8> input capture 5 39 000062h 000162h ifs2<7> iec2<7> ipc9<14:12> input capture 6 40 000064h 000164h ifs2<8> iec2<8> ipc10<2:0> input capture 7 22 000040h 000140h ifs1<6> iec1<6> ipc5<10:8> input capture 8 23 000042h 000142h ifs1<7> iec1<7> ipc5<14:12> input capture 9 93 0000ceh 0001ceh ifs5<13> iec5<13> ipc23<6:4> input change notification 19 00003ah 00013ah ifs1<3> iec1<3> ipc4<14:12> lvd low-voltage detect 72 0000a4h 0001a4h ifs4<8> iec4<8> ipc18<2:0> output compare 1 2 000018h 000118h ifs0<2> iec0<2> ipc0<10:8> output compare 2 6 000020h 000120h ifs0<6> iec0<6> ipc1<10:8> output compare 3 25 000046h 000146h ifs1<9> iec1<9> ipc6<6:4> output compare 4 26 000048h 000148h ifs1<10> iec1<10> ipc6<10:8> output compare 5 41 000066h 000166h ifs2<9> iec2<9> ipc10<6:4> output compare 6 42 000068h 000168h ifs2<10> iec2<10> ipc10<10:8> output compare 7 43 00006ah 00016ah ifs2<11> iec2<11> ipc10<14:12> output compare 8 44 00006ch 00016ch ifs2<12> iec2<12> ipc11<2:0> output compare 9 92 0000cch 0001cch ifs5<12> iec5<12> ipc23<2:0> parallel master port 45 00006eh 00016eh ifs2<13> iec2<13> ipc11<6:4> real-time clock/calendar 62 000090h 000190h ifs3<14> iec3<14> ipc15<10:8> spi1 error 9 000026h 000126h ifs0<9> iec0<9> ipc2<6:4> spi1 event 10 000028h 000128h ifs0<10> iec0<10> ipc2<10:8> spi2 error 32 000054h 000154h ifs2<0> iec2<0> ipc8<2:0> spi2 event 33 000056h 000156h ifs2<1> iec2<1> ipc8<6:4> spi3 error 90 0000c8h 0001c8h ifs5<10> iec5<10> ipc22<10:8> spi3 event 91 0000cah 0001cah ifs5<11> iec5<11> ipc22<14:12>
pic24fj256ga110 family ds39905e-page 74 ? 2010 microchip technology inc. 7.3 interrupt control and status registers the pic24fj256ga110 family of devices implements a total of 37 registers for the interrupt controller: ? intcon1 ? intcon2 ? ifs0 through ifs5 ? iec0 through iec5 ? ipc0 through ipc23 (except ipc14 and ipc17) ?inttreg global interrupt control functions are controlled from intcon1 and intcon2. intcon1 contains the inter- rupt nesting disable (nstdis) bit, as well as the control and status flags for the processor trap sources. the intcon2 register controls the external interrupt request signal behavior and the use of the alternate interrupt vector table. the ifsx registers maintain all of the interrupt request flags. each source of interrupt has a status bit which is set by the respective peripherals, or an external signal, and is cleared via software. the iecx registers maintain all of the interrupt enable bits. these control bits are used to individually enable interrupts from the peripherals or external signals. the ipcx registers are used to set the interrupt priority level for each source of interrupt. each user interrupt source can be assigned to one of eight priority levels. the inttreg register contains the associated inter- rupt vector number and the new cpu interrupt priority level, which are latched into the vector number (vecnum<6:0>) and the interrupt level (ilr<3:0>) bit fields in the inttreg register. the new interrupt priority level is the priority of the pending interrupt. the interrupt sources are assigned to the ifsx, iecx and ipcx registers in the order of their vector numbers, as shown in tab l e 7 - 2 . for example, the int0 (external interrupt 0) is shown as having a vector number and a natural order priority of 0. thus, the int0if status bit is found in ifs0<0>, the int0ie enable bit in iec0<0> and the int0ip<2:0> priority bits in the first position of ipc0 (ipc0<2:0>). although they are not specifically part of the interrupt control hardware, two of the cpu control registers con- tain bits that control interrupt functionality. the alu status register (sr) contains the ipl<2:0> bits (sr<7:5>); these indicate the current cpu interrupt priority level. the user may change the current cpu priority level by writing to the ipl bits. the corcon register contains the ipl3 bit, which together with ipl<2:0>, indicates the current cpu priority level. ipl3 is a read-only bit so that trap events cannot be masked by the user software. all interrupt registers are described in register 7-1 through register 7-38 , on the following pages. timer1 3 00001ah 00011ah ifs0<3> iec0<3> ipc0<14:12> timer2 7 000022h 000122h ifs0<7> iec0<7> ipc1<14:12> timer3 8 000024h 000124h ifs0<8> iec0<8> ipc2<2:0> timer4 27 00004ah 00014ah ifs1<11> iec1<11> ipc6<14:12> timer5 28 00004ch 00014ch ifs1<12> iec1<12> ipc7<2:0> uart1 error 65 000096h 000196h ifs4<1> iec4<1> ipc16<6:4> uart1 receiver 11 00002ah 00012ah ifs0<11> iec0<11> ipc2<14:12> uart1 transmitter 12 00002ch 00012ch ifs0<12> iec0<12> ipc3<2:0> uart2 error 66 000098h 000198h ifs4<2> iec4<2> ipc16<10:8> uart2 receiver 30 000050h 000150h ifs1<14> iec1<14> ipc7<10:8> uart2 transmitter 31 000052h 000152h ifs1<15> iec1<15> ipc7<14:12> uart3 error 81 0000b6h 0001b6h ifs5<1> iec5<1> ipc20<6:4> uart3 receiver 82 0000b8h 0001b8h ifs5<2> iec5<2> ipc20<10:8> uart3 transmitter 83 0000bah 0001bah ifs5<3> iec5<3> ipc20<14:12> uart4 error 87 0000c2h 0001c2h ifs5<7> iec5<7> ipc21<14:12> uart4 receiver 88 0000c4h 0001c4h ifs5<8> iec5<8> ipc22<2:0> uart4 transmitter 89 0000c6h 0001c6h ifs5<9> iec5<9> ipc22<6:4> table 7-2: implemented interrupt vectors (continued) interrupt source vector number ivt address aivt address interrupt bit locations flag enable priority
? 2010 microchip technology inc. ds39905e-page 75 pic24fj256ga110 family register 7-1: sr: alu status register (in cpu) u-0 u-0 u-0 u-0 u-0 u-0 u-0 r-0 ? ? ? ? ? ? ?dc (1) bit 15 bit 8 r/w-0 r/w-0 r/w-0 r-0 r/w-0 r/w-0 r/w-0 r/w-0 ipl2 (2,3) ipl1 (2,3) ipl0 (2,3) ra (1) n (1) ov (1) z (1) c (1) bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 7-5 ipl<2:0>: cpu interrupt priority level status bits (2,3) 111 = cpu interrupt priority level is 7 (15). user interrupts disabled. 110 = cpu interrupt priority level is 6 (14) 101 = cpu interrupt priority level is 5 (13) 100 = cpu interrupt priority level is 4 (12) 011 = cpu interrupt priority level is 3 (11) 010 = cpu interrupt priority level is 2 (10) 001 = cpu interrupt priority level is 1 (9) 000 = cpu interrupt priority level is 0 (8) note 1: see register 3-1 for the description of the remaining bit(s) that are not dedicated to interrupt control functions. 2: the ipl bits are concatenated with the ipl3 bit (corcon<3>) to form the cpu interrupt priority level. the value in parentheses indicates the interrupt priority level if ipl3 = 1 . 3: the ipl status bits are read-only when nstdis (intcon1<15>) = 1 . register 7-2: corcon: cpu control register u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 u-0 r/c-0 r/w-0 u-0 u-0 ? ? ? ?ipl3 (2) psv (1) ? ? bit 7 bit 0 legend: c = clearable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 3 ipl3: cpu interrupt priority level status bit (2) 1 = cpu interrupt priority level is greater than 7 0 = cpu interrupt priority level is 7 or less note 1: see register 3-2 for the description of the remaining bit(s) that are not dedicated to interrupt control functions. 2: the ipl3 bit is concatenated with the ipl<2:0> bits (sr<7:5>) to form the cpu interrupt priority level.
pic24fj256ga110 family ds39905e-page 76 ? 2010 microchip technology inc. register 7-3: intcon1: in terrupt control register 1 r/w-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 nstdis ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 ? ? ? matherr addrerr stkerr oscfail ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 nstdis: interrupt nesting disable bit 1 = interrupt nesting is disabled 0 = interrupt nesting is enabled bit 14-5 unimplemented: read as ? 0 ? bit 4 matherr: arithmetic error trap status bit 1 = overflow trap has occurred 0 = overflow trap has not occurred bit 3 addrerr: address error trap status bit 1 = address error trap has occurred 0 = address error trap has not occurred bit 2 stkerr: stack error trap status bit 1 = stack error trap has occurred 0 = stack error trap has not occurred bit 1 oscfail: oscillator failure trap status bit 1 = oscillator failure trap has occurred 0 = oscillator failure trap has not occurred bit 0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 77 pic24fj256ga110 family register 7-4: intcon2: in terrupt control register 2 r/w-0 r-0 u-0 u-0 u-0 u-0 u-0 u-0 altivt disi ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? ? int4ep int3ep int2ep int1ep int0ep bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 altivt: enable alternate interrupt vector table bit 1 = use alternate interrupt vector table 0 = use standard (default) vector table bit 14 disi: disi instruction status bit 1 = disi instruction is active 0 = disi instruction is not active bit 13-5 unimplemented: read as ? 0 ? bit 4 int4ep: external interrupt 4 edge detect polarity select bit 1 = interrupt on negative edge 0 = interrupt on positive edge bit 3 int3ep: external interrupt 3 edge detect polarity select bit 1 = interrupt on negative edge 0 = interrupt on positive edge bit 2 int2ep: external interrupt 2 edge detect polarity select bit 1 = interrupt on negative edge 0 = interrupt on positive edge bit 1 int1ep: external interrupt 1 edge detect polarity select bit 1 = interrupt on negative edge 0 = interrupt on positive edge bit 0 int0ep: external interrupt 0 edge detect polarity select bit 1 = interrupt on negative edge 0 = interrupt on positive edge
pic24fj256ga110 family ds39905e-page 78 ? 2010 microchip technology inc. register 7-5: ifs0: interrupt flag status register 0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? ad1if u1txif u1rxif spi1if spf1if t3if bit 15 bit 8 r/w-0 r/w-0 r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 t2if oc2if ic2if ? t1if oc1if ic1if int0if bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 ad1if: a/d conversion complete interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 12 u1txif: uart1 transmitter interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 11 u1rxif: uart1 receiver interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 10 spi1if: spi1 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 9 spf1if: spi1 fault interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 8 t3if: timer3 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 7 t2if: timer2 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 6 oc2if: output compare channel 2 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 5 ic2if: input capture channel 2 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 4 unimplemented: read as ? 0 ? bit 3 t1if: timer1 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 2 oc1if: output compare channel 1 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 1 ic1if: input capture channel 1 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 0 int0if: external interrupt 0 flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred
? 2010 microchip technology inc. ds39905e-page 79 pic24fj256ga110 family register 7-6: ifs1: interrupt flag status register 1 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 u2txif u2rxif int2if t5if t4if oc4if oc3if ? bit 15 bit 8 r/w-0 r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ic8if ic7if ? int1if cnif cmif mi2c1if si2c1if bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 u2txif: uart2 transmitter interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 14 u2rxif: uart2 receiver interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 13 int2if: external interrupt 2 flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 12 t5if: timer5 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 11 t4if: timer4 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 10 oc4if: output compare channel 4 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 9 oc3if: output compare channel 3 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 8 unimplemented: read as ? 0 ? bit 7 ic8if: input capture channel 8 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 6 ic7if: input capture channel 7 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 5 unimplemented: read as ? 0 ? bit 4 int1if: external interrupt 1 flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 3 cnif: input change notification interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 2 cmif: comparator interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 1 mi2c1if: master i2c1 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 0 si2c1if: slave i2c1 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred
pic24fj256ga110 family ds39905e-page 80 ? 2010 microchip technology inc. register 7-7: ifs2: interrupt flag status register 2 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? pmpif oc8if oc7if oc6if oc5if ic6if bit 15 bit 8 r/w-0 r/w-0 r/w-0 u-0 u-0 u-0 r/w-0 r/w-0 ic5if ic4if ic3if ? ? ? spi2if spf2if bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 pmpif: parallel master port interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 12 oc8if: output compare channel 8 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 11 oc7if: output compare channel 7 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 10 oc6if: output compare channel 6 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 9 oc5if: output compare channel 5 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 8 ic6if: input capture channel 6 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 7 ic5if: input capture channel 5 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 6 ic4if: input capture channel 4 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 5 ic3if: input capture channel 3 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 4-2 unimplemented: read as ? 0 ? bit 1 spi2if: spi2 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 0 spf2if: spi2 fault interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred
? 2010 microchip technology inc. ds39905e-page 81 pic24fj256ga110 family register 7-8: ifs3: interrupt flag status register 3 u-0 r/w-0 u-0 u-0 u-0 u-0 u-0 u-0 ?rtcif ? ? ? ? ? ? bit 15 bit 8 u-0 r/w-0 r/w-0 u-0 u-0 r/w-0 r/w-0 u-0 ? int4if int3if ? ?mi2c2ifsi2c2if ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14 rtcif: real-time clock/calendar interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 13-7 unimplemented: read as ? 0 ? bit 6 int4if: external interrupt 4 flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 5 int3if: external interrupt 3 flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 4-3 unimplemented: read as ? 0 ? bit 2 mi2c2if: master i2c2 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 1 si2c2if: slave i2c2 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 82 ? 2010 microchip technology inc. register 7-9: ifs4: interrupt flag status register 4 u-0 u-0 r/w-0 u-0 u-0 u-0 u-0 r/w-0 ? ?ctmuif ? ? ? ?lvdif bit 15 bit 8 u-0 u-0 u-0 u-0 r/w-0 r/w-0 r/w-0 u-0 ? ? ? ? crcif u2erif u1erif ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 ctmuif: ctmu interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 12-9 unimplemented: read as ? 0 ? bit 8 lvdif: low-voltage detect interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 7-4 unimplemented: read as ? 0 ? bit 3 crcif: crc generator interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 2 u2erif: uart2 error interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 1 u1erif: uart1 error interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 83 pic24fj256ga110 family register 7-10: ifs5: interrupt flag status register 5 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? ic9if oc9if spi3if spf3if u4txif u4rxif bit 15 bit 8 r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 u4erif ? mi2c3if si2c3if u3txif u3rxif u3erif ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 ic9if: input capture channel 9 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 12 oc9if: output compare channel 9 interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 11 spi3if: spi3 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 10 spf3if: spi3 fault interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 9 u4txif: uart4 transmitter interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 8 u4rxif: uart4 receiver interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 7 u4erif: uart4 error interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 6 unimplemented: read as ? 0 ? bit 5 mi2c3if: master i2c3 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 4 si2c3if: slave i2c3 event interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 3 u3txif: uart3 transmitter interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 2 u3rxif: uart3 receiver interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 1 u3erif: uart3 error interrupt flag status bit 1 = interrupt request has occurred 0 = interrupt request has not occurred bit 0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 84 ? 2010 microchip technology inc. register 7-11: iec0: interrupt enable control register 0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? ad1ie u1txie u1rxie spi1ie spf1ie t3ie bit 15 bit 8 r/w-0 r/w-0 r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 t2ie oc2ie ic2ie ? t1ie oc1ie ic1ie int0ie bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 ad1ie: a/d conversion complete interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 12 u1txie: uart1 transmitter interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 11 u1rxie: uart1 receiver interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 10 spi1ie: spi1 transfer complete interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 9 spf1ie: spi1 fault interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 8 t3ie: timer3 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 7 t2ie: timer2 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 6 oc2ie: output compare channel 2 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 5 ic2ie: input capture channel 2 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 4 unimplemented: read as ? 0 ? bit 3 t1ie: timer1 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 2 oc1ie: output compare channel 1 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 1 ic1ie: input capture channel 1 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 0 int0ie: external interrupt 0 enable bit 1 = interrupt request enabled 0 = interrupt request not enabled
? 2010 microchip technology inc. ds39905e-page 85 pic24fj256ga110 family register 7-12: iec1: interrupt enable control register 1 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 u2txie u2rxie int2ie (1) t5ie t4ie oc4ie oc3ie ? bit 15 bit 8 r/w-0 r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ic8ie ic7ie ?int1ie (1) cnie cmie mi2c1ie si2c1ie bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 u2txie: uart2 transmitter interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 14 u2rxie: uart2 receiver interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 13 int2ie: external interrupt 2 enable bit (1) 1 = interrupt request enabled 0 = interrupt request not enabled bit 12 t5ie: timer5 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 11 t4ie: timer4 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 10 oc4ie: output compare channel 4 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 9 oc3ie: output compare channel 3 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 8 unimplemented: read as ? 0 ? bit 7 ic8ie: input capture channel 8 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 6 ic7ie: input capture channel 7 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 5 unimplemented: read as ? 0 ? bit 4 int1ie: external interrupt 1 enable bit (1) 1 = interrupt request enabled 0 = interrupt request not enabled bit 3 cnie: input change notification interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 2 cmie: comparator interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled note 1: if an external interrupt is enabled, the interrupt input must also be configured to an available rpn or rpin pin. see section 10.4 ?peripheral pin select? for more information.
pic24fj256ga110 family ds39905e-page 86 ? 2010 microchip technology inc. bit 1 mi2c1ie: master i2c1 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 0 si2c1ie: slave i2c1 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled register 7-12: iec1: interrupt enable control register 1 (continued) note 1: if an external interrupt is enabled, the interrupt input must also be configured to an available rpn or rpin pin. see section 10.4 ?peripheral pin select? for more information.
? 2010 microchip technology inc. ds39905e-page 87 pic24fj256ga110 family register 7-13: iec2: interrupt enable control register 2 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? pmpie oc8ie oc7ie oc6ie oc5ie ic6ie bit 15 bit 8 r/w-0 r/w-0 r/w-0 u-0 u-0 u-0 r/w-0 r/w-0 ic5ie ic4ie ic3ie ? ? ? spi2ie spf2ie bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 pmpie: parallel master port interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 12 oc8ie: output compare channel 8 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 11 oc7ie: output compare channel 7 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 10 oc6ie: output compare channel 6 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 9 oc5ie: output compare channel 5 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 8 ic6ie: input capture channel 6 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 7 ic5ie: input capture channel 5 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 6 ic4ie: input capture channel 4 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 5 ic3ie: input capture channel 3 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 4-2 unimplemented: read as ? 0 ? bit 1 spi2ie: spi2 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 0 spf2ie: spi2 fault interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled
pic24fj256ga110 family ds39905e-page 88 ? 2010 microchip technology inc. register 7-14: iec3: interrupt enable control register 3 u-0 r/w-0 u-0 u-0 u-0 u-0 u-0 u-0 ?rtcie ? ? ? ? ? ? bit 15 bit 8 u-0 r/w-0 r/w-0 u-0 u-0 r/w-0 r/w-0 u-0 ?int4ie (1) int3ie (1) ? ?mi2c2iesi2c2ie ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14 rtcie: real-time clock/calendar interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 13-7 unimplemented: read as ? 0 ? bit 6 int4ie: external interrupt 4 enable bit (1) 1 = interrupt request enabled 0 = interrupt request not enabled bit 5 int3ie: external interrupt 3 enable bit (1) 1 = interrupt request enabled 0 = interrupt request not enabled bit 4-3 unimplemented: read as ? 0 ? bit 2 mi2c2ie: master i2c2 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 1 si2c2ie: slave i2c2 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 0 unimplemented: read as ? 0 ? note 1: if an external interrupt is enabled, the interrupt input must also be configured to an available rpn or rpin pin. see section 10.4 ?peripheral pin select? for more information.
? 2010 microchip technology inc. ds39905e-page 89 pic24fj256ga110 family register 7-15: iec4: interrupt enable control register 4 u-0 u-0 r/w-0 u-0 u-0 u-0 u-0 r/w-0 ? ?ctmuie ? ? ? ?lvdie bit 15 bit 8 u-0 u-0 u-0 u-0 r/w-0 r/w-0 r/w-0 u-0 ? ? ? ? crcie u2erie u1erie ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 ctmuie: ctmu interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 12-9 unimplemented: read as ? 0 ? bit 8 lvdie: low-voltage detect interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 7-4 unimplemented: read as ? 0 ? bit 3 crcie: crc generator interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 2 u2erie: uart2 error interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 1 u1erie: uart1 error interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 90 ? 2010 microchip technology inc. register 7-16: iec5: interrupt enable control register 5 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? ic9ie oc9ie spi3ie spf3ie u4txie u4rxie bit 15 bit 8 r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 u4erie ? mi2c3ie si2c3ie u3txie u3rxie u3erie ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 ic9ie: input capture channel 9 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 12 oc9ie: output compare channel 9 interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 11 spi3ie: spi3 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 10 spf3ie: spi3 fault interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 9 u4txie: uart4 transmitter interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 8 u4rxie: uart4 receiver interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 7 u4erie: uart4 error interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 6 unimplemented: read as ? 0 ? bit 5 mi2c3ie: master i2c3 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 4 si2c3ie: slave i2c3 event interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 3 u3txie: uart3 transmitter interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 2 u3rxie: uart3 receiver interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 1 u3erie: uart3 error interrupt enable bit 1 = interrupt request enabled 0 = interrupt request not enabled bit 0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 91 pic24fj256ga110 family register 7-17: ipc0: interrupt pr iority control register 0 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? t1ip2 t1ip1 t1ip0 ? oc1ip2 oc1ip1 oc1ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? ic1ip2 ic1ip1 ic1ip0 ? int0ip2 int0ip1 int0ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 t1ip<2:0>: timer1 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 oc1ip<2:0>: output compare channel 1 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 ic1ip<2:0>: input capture channel 1 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 int0ip<2:0>: external interrupt 0 priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
pic24fj256ga110 family ds39905e-page 92 ? 2010 microchip technology inc. register 7-18: ipc1: interrupt pr iority control register 1 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? t2ip2 t2ip1 t2ip0 ? oc2ip2 oc2ip1 oc2ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? ic2ip2 ic2ip1 ic2ip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 t2ip<2:0>: timer2 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 oc2ip<2:0>: output compare channel 2 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 ic2ip<2:0>: input capture channel 2 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 93 pic24fj256ga110 family register 7-19: ipc2: interrupt pr iority control register 2 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? u1rxip2 u1rxip1 u1rxip0 ? spi1ip2 spi1ip1 spi1ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? spf1ip2 spf1ip1 spf1ip0 ? t3ip2 t3ip1 t3ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 u1rxip<2:0>: uart1 receiver interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 spi1ip<2:0>: spi1 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 spf1ip<2:0>: spi1 fault interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 t3ip<2:0>: timer3 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
pic24fj256ga110 family ds39905e-page 94 ? 2010 microchip technology inc. register 7-20: ipc3: interrupt pr iority control register 3 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? ad1ip2 ad1ip1 ad1ip0 ? u1txip2 u1txip1 u1txip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-7 unimplemented: read as ? 0 ? bit 6-4 ad1ip<2:0>: a/d conversion complete interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 u1txip<2:0>: uart1 transmitter interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
? 2010 microchip technology inc. ds39905e-page 95 pic24fj256ga110 family register 7-21: ipc4: interrupt pr iority control register 4 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? cnip2 cnip1 cnip0 ?cmip2cmip1cmip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? mi2c1ip2 mi2c1ip1 mi2c1ip0 ? si2c1ip2 si2c1ip1 si2c1ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 cnip<2:0>: input change notification interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 cmip<2:0>: comparator interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 mi2c1ip<2:0>: master i2c1 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 si2c1ip<2:0>: slave i2c1 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
pic24fj256ga110 family ds39905e-page 96 ? 2010 microchip technology inc. register 7-22: ipc5: interrupt pr iority control register 5 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? ic8ip2 ic8ip1 ic8ip0 ? ic7ip2 ic7ip1 ic7ip0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 r/w-1 r/w-0 r/w-0 ? ? ? ? ? int1ip2 int1ip1 int1ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 ic8ip<2:0>: input capture channel 8 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 ic7ip<2:0>: input capture channel 7 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7-3 unimplemented: read as ? 0 ? bit 2-0 int1ip<2:0>: external interrupt 1 priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
? 2010 microchip technology inc. ds39905e-page 97 pic24fj256ga110 family register 7-23: ipc6: interrupt pr iority control register 6 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? t4ip2 t4ip1 t4ip0 ? oc4ip2 oc4ip1 oc4ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? oc3ip2 oc3ip1 oc3ip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 t4ip<2:0>: timer4 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 oc4ip<2:0>: output compare channel 4 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 oc3ip<2:0>: output compare channel 3 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 98 ? 2010 microchip technology inc. register 7-24: ipc7: interrupt pr iority control register 7 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? u2txip2 u2txip1 u2txip0 ? u2rxip2 u2rxip1 u2rxip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? int2ip2 int2ip1 int2ip0 ? t5ip2 t5ip1 t5ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 u2txip<2:0>: uart2 transmitter interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 u2rxip<2:0>: uart2 receiver interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 int2ip<2:0>: external interrupt 2 priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 t5ip<2:0>: timer5 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
? 2010 microchip technology inc. ds39905e-page 99 pic24fj256ga110 family register 7-25: ipc8: interrupt pr iority control register 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? spi2ip2 spi2ip1 spi2ip0 ? spf2ip2 spf2ip1 spf2ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-7 unimplemented: read as ? 0 ? bit 6-4 spi2ip<2:0>: spi2 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 spf2ip<2:0>: spi2 fault interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
pic24fj256ga110 family ds39905e-page 100 ? 2010 microchip technology inc. register 7-26: ipc9: interrupt pr iority control register 9 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? ic5ip2 ic5ip1 ic5ip0 ? ic4ip2 ic4ip1 ic4ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? ic3ip2 ic3ip1 ic3ip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 ic5ip<2:0>: input capture channel 5 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 ic4ip<2:0>: input capture channel 4 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 ic3ip<2:0>: input capture channel 3 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 101 pic24fj256ga110 family register 7-27: ipc10: interrupt priority control register 10 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? oc7ip2 oc7ip1 oc7ip0 ? oc6ip2 oc6ip1 oc6ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? oc5ip2 oc5ip1 oc5ip0 ? ic6ip2 ic6ip1 ic6ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 oc7ip<2:0>: output compare channel 7 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 oc6ip<2:0>: output compare channel 6 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 oc5ip<2:0>: output compare channel 5 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 ic6ip<2:0>: input capture channel 6 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
pic24fj256ga110 family ds39905e-page 102 ? 2010 microchip technology inc. register 7-28: ipc11: interrupt priority control register 11 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? pmpip2 pmpip1 pmpip0 ? oc8ip2 oc8ip1 oc8ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-7 unimplemented: read as ? 0 ? bit 6-4 pmpip<2:0>: parallel master port interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 oc8ip<2:0>: output compare channel 8 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
? 2010 microchip technology inc. ds39905e-page 103 pic24fj256ga110 family register 7-29: ipc12: interrupt priority control register 12 u-0 u-0 u-0 u-0 u-0 r/w-1 r/w-0 r/w-0 ? ? ? ? ? mi2c2ip2 mi2c2ip1 mi2c2ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? si2c2ip2 si2c2ip1 si2c2ip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-11 unimplemented: read as ? 0 ? bit 10-8 mi2c2ip<2:0>: master i2c2 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 si2c2ip<2:0>: slave i2c2 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 104 ? 2010 microchip technology inc. register 7-30: ipc13: interrupt priority control register 13 u-0 u-0 u-0 u-0 u-0 r/w-1 r/w-0 r/w-0 ? ? ? ? ? int4ip2 int4ip1 int4ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? int3ip2 int3ip1 int3ip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-11 unimplemented: read as ? 0 ? bit 10-8 int4ip<2:0>: external interrupt 4 priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 int3ip<2:0>: external interrupt 3 priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 105 pic24fj256ga110 family register 7-31: ipc15: interrupt priority control register 15 u-0 u-0 u-0 u-0 u-0 r/w-1 r/w-0 r/w-0 ? ? ? ? ? rtcip2 rtcip1 rtcip0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-11 unimplemented: read as ? 0 ? bit 10-8 rtcip<2:0>: real-time clock/calendar interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7-0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 106 ? 2010 microchip technology inc. register 7-32: ipc16: interrupt priority control register 16 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? crcip2 crcip1 crcip0 ? u2erip2 u2erip1 u2erip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? u1erip2 u1erip1 u1erip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 crcip<2:0>: crc generator error interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 u2erip<2:0>: uart2 error interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 u1erip<2:0>: uart1 error interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 107 pic24fj256ga110 family register 7-33: ipc18: interrupt priority control register 18 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 r/w-1 r/w-0 r/w-0 ? ? ? ? ? lvdip2 lvdip1 lvdip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-3 unimplemented: read as ? 0 ? bit 2-0 lvdip<2:0>: low-voltage detect interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled register 7-34: ipc19: interrupt priority control register 19 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? ctmuip2 ctmuip1 ctmuip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-7 unimplemented: read as ? 0 ? bit 6-4 ctmuip<2:0>: ctmu interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 108 ? 2010 microchip technology inc. register 7-35: ipc20: interrupt priority control register 20 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? u3txip2 u3txip1 u3txip0 ? u3rxip2 u3rxip1 u3rxip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? u3erip2 u3erip1 u3erip0 ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 u3txip<2:0>: uart3 transmitter interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 u3rxip<2:0>: uart3 receiver interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 u3erip<2:0>: uart3 error interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3-0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 109 pic24fj256ga110 family register 7-36: ipc21: interrupt priority control register 21 u-0 r/w-1 r/w-0 r/w-0 u-0 u-0 u-0 u-0 ? u4erip2 u4erip1 u4erip0 ? ? ? ? bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? mi2c3ip2 mi2c3ip1 mi2c3ip0 ? si2c3ip2 si2c3ip1 si2c3pi0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 u4erip<2:0>: uart4 error interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11-7 unimplemented: read as ? 0 ? bit 6-4 mi2c3ip<2:0:> master i2c3 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 si2c3ip<2:0>: slave i2c3 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
pic24fj256ga110 family ds39905e-page 110 ? 2010 microchip technology inc. register 7-37: ipc22: interrupt priority control register 22 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? spi3ip2 spi3ip1 spi3ip0 ? spf3ip2 spf3ip1 spf3ip0 bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? u4txip2 u4txip1 u4txip0 ? u4rxip2 u4rxip1 u4rxip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 spi3ip<2:0>: spi3 event interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 11 unimplemented: read as ? 0 ? bit 10-8 spf3ip<2:0>: spi3 fault interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 7 unimplemented: read as ? 0 ? bit 6-4 u4txip<2:0>: uart4 transmitter interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 u4rxip<2:0>: uart4 receiver interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
? 2010 microchip technology inc. ds39905e-page 111 pic24fj256ga110 family register 7-38: ipc23: interrupt priority control register 23 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 r/w-1 r/w-0 r/w-0 u-0 r/w-1 r/w-0 r/w-0 ? ic9ip2 ic9ip1 ic9ip0 ? oc9ip2 oc9ip1 oc9ip0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-7 unimplemented: read as ? 0 ? bit 6-4 ic9ip<2:0>: input capture channel 9 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled bit 3 unimplemented: read as ? 0 ? bit 2-0 oc9ip<2:0>: output compare channel 9 interrupt priority bits 111 = interrupt is priority 7 (highest priority interrupt) ? ? ? 001 = interrupt is priority 1 000 = interrupt source is disabled
pic24fj256ga110 family ds39905e-page 112 ? 2010 microchip technology inc. register 7-39: inttreg: interrupt control and status register r-0 u-0 r/w-0 u-0 r-0 r-0 r-0 r-0 cpuirq ?vhold ? ilr3ilr2ilr1ilr0 bit 15 bit 8 u-0 r-0 r-0 r-0 r-0 r-0 r-0 r-0 ? vecnum6 vecnum5 vecnum4 vecnum3 vecnum2 vecnum1 vecnum0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 cpuirq: interrupt request from interrupt controller cpu bit 1 = an interrupt request has occurred but has not yet been acknowledged by the cpu; this happens when the cpu priority is higher than the interrupt priority 0 = no interrupt request is unacknowledged bit 14 unimplemented: read as ? 0 ? bit 13 vhold: vector number capture configuration bit 1 = vecnum bits contain the value of the highest priority pending interrupt 0 = vecnum bits contain the value of the last acknowledged interrupt (i.e., the last interrupt that has occurred with higher priority than the cpu, even if other interrupts are pending) bit 12 unimplemented: read as ? 0 ? bit 11-8 ilr<3:0>: new cpu interrupt priority level bits 1111 = cpu interrupt priority level is 15 ? ? ? 0001 = cpu interrupt priority level is 1 0000 = cpu interrupt priority level is 0 bit 7 unimplemented: read as ? 0 ? bit 6-0 vecnum<6:0>: pending interrupt vector id bits (pending vector number is vecnum + 8) 0111111 = interrupt vector pending is number 135 ? ? ? 0000001 = interrupt vector pending is number 9 0000000 = interrupt vector pending is number 8
? 2010 microchip technology inc. ds39905e-page 113 pic24fj256ga110 family 7.4 interrupt setup procedures 7.4.1 initialization to configure an interrupt source: 1. set the nstdis control bit (intcon1<15>) if nested interrupts are not desired. 2. select the user-assigned priority level for the interrupt source by writing the control bits in the appropriate ipcx register. the priority level will depend on the specific application and type of interrupt source. if multiple priority levels are not desired, the ipcx register control bits for all enabled interrupt sources may be programmed to the same non-zero value. 3. clear the interrupt status flag bit associated with the peripheral in the associated ifsx register. 4. enable the interrupt source by setting the interrupt enable control bit associated with the source in the appropriate iecx register. 7.4.2 interrupt service routine the method that is used to declare an isr and initialize the ivt with the correct vector address will depend on the programming language (i.e., ?c? or assembler) and the language development toolsuite that is used to develop the application. in general, the user must clear the interrupt flag in the appropriate ifsx register for the source of the interrupt that the isr handles. otherwise, the isr will be re-entered immediately after exiting the routine. if the isr is coded in assembly language, it must be terminated using a retfie instruction to unstack the saved pc value, srl value and old cpu priority level. 7.4.3 trap service routine a trap service routine (tsr) is coded like an isr, except that the appropriate trap status flag in the intcon1 register must be cleared to avoid re-entry into the tsr. 7.4.4 interrupt disable all user interrupts can be disabled using the following procedure: 1. push the current sr value onto the software stack using the push instruction. 2. force the cpu to priority level 7 by inclusive oring the value e0h with srl. to enable user interrupts, the pop instruction may be used to restore the previous sr value. note that only user interrupts with a priority level of 7 or less can be disabled. trap sources (level 8-15) cannot be disabled. the disi instruction provides a convenient way to disable interrupts of priority levels 1-6 for a fixed period of time. level 7 interrupt sources are not disabled by the disi instruction. note: at a device reset, the ipcx registers are initialized, such that all user interrupt sources are assigned to priority level 4.
pic24fj256ga110 family ds39905e-page 114 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 115 pic24fj256ga110 family 8.0 oscillator configuration the oscillator system for pic24fj256ga110 family devices has the following features: ? a total of four external and internal oscillator options as clock sources, providing 11 different clock modes ? on-chip 4x pll to boost internal operating frequency on select internal and external oscillator sources ? software-controllable switching between various clock sources ? software-controllable postscaler for selective clocking of cpu for system power savings ? a fail-safe clock monitor (fscm) that detects clock failure and permits safe application recovery or shutdown ? a separate and independently configurable system clock output for synchronizing external hardware a simplified diagram of the oscillator system is shown in figure 8-1 . figure 8-1: pic24fj256ga110 family clock diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 6. ?oscillator? (ds39700). secondary oscillator soscen enable oscillator sosco sosci clock source option for other modules osci osco primary oscillator xt, hs, ec postscaler clkdiv<10:8> wdt, pwrt 8 mhz frcdiv 31 khz (nominal) frc oscillator lprc oscillator sosc lprc clock control logic fail-safe clock monitor frc (nominal) 4 x pll xtpll, hspll ecpll,frcpll 8 mhz 4 mhz cpu peripherals postscaler clkdiv<14:12> clko reference clock generator refo refocon<15:8> div/2 (f cy )
pic24fj256ga110 family ds39905e-page 116 ? 2010 microchip technology inc. 8.1 cpu clocking scheme the system clock source can be provided by one of four sources: ? primary oscillator (posc) on the osci and osco pins ? secondary oscillator (sosc) on the sosci and sosco pins ? fast internal rc (frc) oscillator ? low-power internal rc (lprc) oscillator the primary oscillator and frc sources have the option of using the internal 4x pll. the frequency of the frc clock source can optionally be reduced by the programmable clock divider. the selected clock source generates the processor and peripheral clock sources. the processor clock source is divided by two to pro- duce the internal instruction cycle clock, f cy . in this document, the instruction cycle clock is also denoted by f osc /2. the internal instruction cycle clock, f osc /2, can be provided on the osco i/o pin for some operating modes of the primary oscillator. 8.2 initial configuration on por the oscillator source (and operating mode) that is used at a device power-on reset event is selected using configuration bit settings. the oscillator configuration bit settings are located in the configuration registers in the program memory (refer to section 25.1 ?configu- ration bits? for further details). the primary oscillator configuration bits, poscmd<1:0> (configuration word 2<1:0>), and the initial oscillator select configuration bits, fnosc<2:0> (configuration word 2<10:8>), select the oscillator source that is used at a power-on reset. the frc primary oscillator with postscaler (frcdiv) is the default (unprogrammed) selection. the secondary oscillator, or one of the internal oscillators, may be chosen by programming these bit locations. the configuration bits allow users to choose between the various clock modes, shown in tab l e 8 - 1 . 8.2.1 clock switching mode configuration bits the fcksm configuration bits (configuration word 2<7:6>) are used to jointly configure device clock switching and the fail-safe clock monitor (fscm). clock switching is enabled only when fcksm1 is programmed (? 0 ?). the fscm is enabled only when fcksm<1:0> are both programmed (? 00 ?). table 8-1: configuration bit va lues for clock selection oscillator mode oscillator source poscmd<1:0> fnosc<2:0> note fast rc oscillator with postscaler (frcdiv) internal 11 111 1, 2 (reserved) internal xx 110 1 low-power rc oscillator (lprc) internal 11 101 1 secondary (timer1) oscillator (sosc) secondary 11 100 1 primary oscillator (xt) with pll module (xtpll) primary 01 011 primary oscillator (ec) with pll module (ecpll) primary 00 011 primary oscillator (hs) primary 10 010 primary oscillator (xt) primary 01 010 primary oscillator (ec) primary 00 010 fast rc oscillator with pll module (frcpll) internal 11 001 1 fast rc oscillator (frc) internal 11 000 1 note 1: osco pin function is determined by the osciofcn configuration bit. 2: this is the default oscillator mode for an unprogrammed (erased) device.
? 2010 microchip technology inc. ds39905e-page 117 pic24fj256ga110 family 8.3 control registers the operation of the oscillator is controlled by three special function registers (sfrs): ? osccon ?clkdiv ?osctun the osccon register ( register 8-1 ) is the main con- trol register for the oscillator. it controls clock source switching and allows the monitoring of clock sources. the clkdiv register ( register 8-2 ) controls the features associated with doze mode, as well as the postscaler for the frc oscillator. the osctun register ( register 8-3 ) allows the user to fine tune the frc oscillator over a range of approxi- mately 12%. register 8-1: osccon: os cillator control register u-0 r-0 r-0 r-0 u-0 r/w-x (1) r/w-x (1) r/w-x (1) ? cosc2 cosc1 cosc0 ? nosc2 nosc1 nosc0 bit 15 bit 8 r/so-0 r/w-0 r-0 (3) u-0 r/co-0 r/w-0 r/w-0 r/w-0 clklock iolock (2) lock ? cf poscen soscen oswen bit 7 bit 0 legend: co = clearable only bit so = settable only bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 cosc<2:0>: current oscillator selection bits 111 = fast rc oscillator with postscaler (frcdiv) 110 = reserved 101 = low-power rc oscillator (lprc) 100 = secondary oscillator (sosc) 011 = primary oscillator with pll module (xtpll, hspll, ecpll) 010 = primary oscillator (xt, hs, ec) 001 = fast rc oscillator with postscaler and pll module (frcpll) 000 = fast rc oscillator (frc) bit 11 unimplemented: read as ? 0 ? bit 10-8 nosc<2:0>: new oscillator selection bits (1) 111 = fast rc oscillator with postscaler (frcdiv) 110 = reserved 101 = low-power rc oscillator (lprc) 100 = secondary oscillator (sosc) 011 = primary oscillator with pll module (xtpll, hspll, ecpll) 010 = primary oscillator (xt, hs, ec) 001 = fast rc oscillator with postscaler and pll module (frcpll) 000 = fast rc oscillator (frc) note 1: reset values for these bits are determined by the fnosc configuration bits. 2: the state of the iolock bit can only be changed once an unlocking sequence has been executed. in addition, if the iol1way configuration bit is ? 1 ? once the iolock bit is set, it cannot be cleared. 3: also, resets to ? 0 ? during any valid clock switch or whenever a non-pll clock mode is selected.
pic24fj256ga110 family ds39905e-page 118 ? 2010 microchip technology inc. bit 7 clklock: clock selection lock enabled bit if fscm is enabled (fcksm1 = 1 ): 1 = clock and pll selections are locked 0 = clock and pll selections are not locked and may be modified by setting the oswen bit if fscm is disabled (fcksm1 = 0 ): clock and pll selections are never locked and may be modified by setting the oswen bit. bit 6 iolock: i/o lock enable bit (2) 1 = i/o lock is active 0 = i/o lock is not active bit 5 lock: pll lock status bit (3) 1 = pll module is in lock or pll module start-up timer is satisfied 0 = pll module is out of lock, pll start-up timer is running or pll is disabled bit 4 unimplemented: read as ? 0 ? bit 3 cf: clock fail detect bit 1 = fscm has detected a clock failure 0 = no clock failure has been detected bit 2 poscen: primary oscillator sleep enable bit 1 = primary oscillator continues to operate during sleep mode 0 = primary oscillator disabled during sleep mode bit 1 soscen: 32 khz secondary oscillator (sosc) enable bit 1 = enable secondary oscillator 0 = disable secondary oscillator bit 0 oswen: oscillator switch enable bit 1 = initiate an oscillator switch to clock source specified by nosc<2:0> bits 0 = oscillator switch is complete register 8-1: osccon: oscillato r control register (continued) note 1: reset values for these bits are determined by the fnosc configuration bits. 2: the state of the iolock bit can only be changed once an unlocking sequence has been executed. in addition, if the iol1way configuration bit is ? 1 ? once the iolock bit is set, it cannot be cleared. 3: also, resets to ? 0 ? during any valid clock switch or whenever a non-pll clock mode is selected.
? 2010 microchip technology inc. ds39905e-page 119 pic24fj256ga110 family register 8-2: clkdiv: clock divider register r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-1 roi doze2 doze1 doze0 dozen (1) rcdiv2 rcdiv1 rcdiv0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 roi: recover on interrupt bit 1 = interrupts clear the dozen bit and reset the cpu peripheral clock ratio to 1:1 0 = interrupts have no effect on the dozen bit bit 14-12 doze<2:0>: cpu peripheral clock ratio select bits 111 = 1:128 110 = 1:64 101 = 1:32 100 = 1:16 011 = 1:8 010 = 1:4 001 = 1:2 000 = 1:1 bit 11 dozen: doze enable bit (1) 1 = doze<2:0> bits specify the cpu peripheral clock ratio 0 = cpu peripheral clock ratio set to 1:1 bit 10-8 rcdiv<2:0>: frc postscaler select bits 111 = 31.25 khz (divide by 256) 110 = 125 khz (divide by 64) 101 = 250 khz (divide by 32) 100 = 500 khz (divide by 16) 011 = 1 mhz (divide by 8) 010 = 2 mhz (divide by 4) 001 = 4 mhz (divide by 2) 000 = 8 mhz (divide by 1) bit 7-0 unimplemented: read as ? 0 ? note 1: this bit is automatically cleared when the roi bit is set and an interrupt occurs.
pic24fj256ga110 family ds39905e-page 120 ? 2010 microchip technology inc. 8.4 clock switching operation with few limitations, applications are free to switch between any of the four clock sources (posc, sosc, frc and lprc) under software control and at any time. to limit the possible side effects that could result from this flexibility, pic24f devices have a safeguard lock built into the switching process. 8.4.1 enabling clock switching to enable clock switching, the fcksm1 configuration bit in cw 2 must be programmed to ? 0 ?. (refer to section 25.1 ?configuration bits? for further details.) if the fcksm1 configuration bit is unprogrammed (? 1 ?), the clock switching function and fail-safe clock monitor function are disabled; this is the default setting. the noscx control bits (osccon<10:8>) do not control the clock selection when clock switching is dis- abled. however, the coscx bits (osccon<14:12>) will reflect the clock source selected by the fnoscx configuration bits. the oswen control bit (osccon<0>) has no effect when clock switching is disabled; it is held at ? 0 ? at all times. register 8-3: osctun: frc oscillator tune register u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? tun5 (1) tun4 (1) tun3 (1) tun2 (1) tun1 (1) tun0 (1) bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-6 unimplemented: read as ? 0 ? bit 5-0 tun<5:0>: frc oscillator tuning bits (1) 011111 = maximum frequency deviation 011110 = ? ? ? 000001 = 000000 = center frequency, oscillator is running at factory calibrated frequency 111111 = ? ? ? 100001 = 100000 = minimum frequency deviation note 1: increments or decrements of tun<5:0> may not change the frc frequency in equal steps over the frc tuning range and may not be monotonic. note: the primary oscillator mode has three different submodes (xt, hs and ec) which are determined by the poscmdx configuration bits. while an application can switch to and from primary oscillator mode in software, it cannot switch between the different primary submodes without reprogramming the device.
? 2010 microchip technology inc. ds39905e-page 121 pic24fj256ga110 family 8.4.2 oscillator switching sequence at a minimum, performing a clock switch requires this basic sequence: 1. if desired, read the coscx bits (osccon<14:12>) to determine the current oscillator source. 2. perform the unlock sequence to allow a write to the osccon register high byte. 3. write the appropriate value to the noscx bits (osccon<10:8>) for the new oscillator source. 4. perform the unlock sequence to allow a write to the osccon register low byte. 5. set the oswen bit to initiate the oscillator switch. once the basic sequence is completed, the system clock hardware responds automatically as follows: 1. the clock switching hardware compares the coscx bits with the new value of the noscx bits. if they are the same, then the clock switch is a redundant operation. in this case, the oswen bit is cleared automatically and the clock switch is aborted. 2. if a valid clock switch has been initiated, the lock (osccon<5>) and cf (osccon<3>) bits are cleared. 3. the new oscillator is turned on by the hardware if it is not currently running. if a crystal oscillator must be turned on, the hardware will wait until the ost expires. if the new source is using the pll, then the hardware waits until a pll lock is detected (lock = 1 ). 4. the hardware waits for 10 clock cycles from the new clock source and then performs the clock switch. 5. the hardware clears the oswen bit to indicate a successful clock transition. in addition, the noscx bit values are transferred to the coscx bits. 6. the old clock source is turned off at this time, with the exception of lprc (if wdt or fscm is enabled) or sosc (if soscen remains set). a recommended code sequence for a clock switch includes the following: 1. disable interrupts during the osccon register unlock and write sequence. 2. execute the unlock sequence for the osccon high byte by writing 78h and 9ah to osccon<15:8> in two back-to-back instructions. 3. write new oscillator source to the noscx bits in the instruction immediately following the unlock sequence. 4. execute the unlock sequence for the osccon low byte by writing 46h and 57h to osccon<7:0> in two back-to-back instructions. 5. set the oswen bit in the instruction immediately following the unlock sequence. 6. continue to execute code that is not clock-sensitive (optional). 7. invoke an appropriate amount of software delay (cycle counting) to allow the selected oscillator and/or pll to start and stabilize. 8. check to see if oswen is ? 0 ?. if it is, the switch was successful. if oswen is still set, then check the lock bit to determine the cause of failure. the core sequence for unlocking the osccon register and initiating a clock switch is shown in example 8-1 . example 8-1: basic code sequence for clock switching example 8-2: basic code sequence for clock switching note 1: the processor will continue to execute code throughout the clock switching sequence. timing-sensitive code should not be executed during this time. 2: direct clock switches between any primary oscillator mode with pll and frcpll mode are not permitted. this applies to clock switches in either direc- tion. in these instances, the application must switch to frc mode as a transition clock source between the two pll modes. ;place the new oscillator selection in w0 ;oscconh (high byte) unlock sequence mov #oscconh, w1 mov #0x78, w2 mov #0x9a, w3 mov.b w2, [w1] mov.b w3, [w1] ;set new oscillator selection mov.b wreg, oscconh ;oscconl (low byte) unlock sequence mov #oscconl, w1 mov #0x46, w2 mov #0x57, w3 mov.b w2, [w1] mov.b w3, [w1] ;start oscillator switch operation bset osccon,#0 //write new "value" to oscconh to // set the new oscillator selection __builtin_write_oscconh(value); //set the oswen bit to start the oscillator // switch operation __builtin_write_oscconl(osccon | 0x01);
pic24fj256ga110 family ds39905e-page 122 ? 2010 microchip technology inc. 8.5 reference clock output in addition to the clko output (f osc /2) available in certain oscillator modes, the device clock in the pic24fj256ga110 family devices can also be config- ured to provide a reference clock output signal to a port pin. this feature is available in all oscillator configura- tions and allows the user to select a greater range of clock submultiples to drive external devices in the application. this reference clock output is controlled by the refocon register ( register 8-4 ). setting the roen bit (refocon<15>) makes the clock signal available on the refo pin. the rodiv bits (refocon<11:8>) enable the selection of 16 different clock divider options. the rosslp and rosel bits (refocon<13:12>) control the availability of the reference output during sleep mode. the rosel bit determines if the oscillator on osc1 and osc2, or the current system clock source, is used for the reference clock output. the rosslp bit determines if the reference source is available on refo when the device is in sleep mode. to use the reference clock output in sleep mode, both the rosslp and rosel bits must be set. the device clock must also be configured for one of the primary oscillator modes (ec, hs or xt); otherwise, if the poscen bit is also not set, the oscillator on osc1 and osc2 will be powered down when the device enters sleep mode. clearing the rosel bit allows the refer- ence output frequency to change as the system clock changes during any clock switches.
? 2010 microchip technology inc. ds39905e-page 123 pic24fj256ga110 family register 8-4: refocon: reference oscillator control register r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 roen ? rosslp rosel rodiv3 rodiv2 rodiv1 rodiv0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 roen: reference oscillator output enable bit 1 = reference oscillator enabled on refo pin 0 = reference oscillator disabled bit 14 unimplemented: read as ? 0 ? bit 13 rosslp: reference oscillator output stop in sleep bit 1 = reference oscillator continues to run in sleep 0 = reference oscillator is disabled in sleep bit 12 rosel: reference oscillator source select bit 1 = primary oscillator used as the base clock. note that the crystal oscillator must be enabled using the fosc<2:0> bits; crystal maintains the operation in sleep mode. 0 = system clock used as the base clock; base clock reflects any clock switching of the device bit 11-8 rodiv<3:0>: reference oscillator divisor select bits 1111 = base clock value divided by 32,768 1110 = base clock value divided by 16,384 1101 = base clock value divided by 8,192 1100 = base clock value divided by 4,096 1011 = base clock value divided by 2,048 1010 = base clock value divided by 1,024 1001 = base clock value divided by 512 1000 = base clock value divided by 256 0111 = base clock value divided by 128 0110 = base clock value divided by 64 0101 = base clock value divided by 32 0100 = base clock value divided by 16 0011 = base clock value divided by 8 0010 = base clock value divided by 4 0001 = base clock value divided by 2 0000 = base clock value bit 7-0 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 124 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 125 pic24fj256ga110 family 9.0 power-saving features the pic24fj256ga110 family of devices provides the ability to manage power consumption by selectively managing clocking to the cpu and the peripherals. in general, a lower clock frequency and a reduction in the number of circuits being clocked constitutes lower consumed power. all pic24f devices manage power consumption in four different ways: ? clock frequency ? instruction-based sleep and idle modes ? software controlled doze mode ? selective peripheral control in software combinations of these methods can be used to selectively tailor an application?s power consumption, while still maintaining critical application features, such as timing-sensitive communications. 9.1 clock frequency and clock switching pic24f devices allow for a wide range of clock frequencies to be selected under application control. if the system clock configuratio n is not locked, users can choose low-power or high-precision oscillators by simply changing the nosc bits. the process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in section 8.0 ?oscillator configuration? . 9.2 instruction-based power-saving modes pic24f devices have two special power-saving modes that are entered through the execution of a special pwrsav instruction. sleep mode stops clock operation and halts all code execution; idle mode halts the cpu and code execution, but allows peripheral modules to continue operation. the assembly syntax of the pwrsav instruction is shown in example 9-1 . sleep and idle modes can be exited as a result of an enabled interrupt, wdt time-out or a device reset. when the device exits these modes, it is said to ?wake-up?. 9.2.1 sleep mode sleep mode has these features: ? the system clock source is shut down. if an on-chip oscillator is used, it is turned off. ? the device current consumption will be reduced to a minimum provided that no i/o pin is sourcing current. ? the fail-safe clock monitor does not operate during sleep mode since the system clock source is disabled. ? the lprc clock will continue to run in sleep mode if the wdt is enabled. ? the wdt, if enabled, is automatically cleared prior to entering sleep mode. ? some device features or peripherals may continue to operate in sleep mode. this includes items such as the input change notification on the i/o ports, or peripherals that use an external clock input. any peripheral that requires the system clock source for its operation will be disabled in sleep mode. additional power reductions can be achieved by disabling the on-chip voltage regulator whenever sleep mode is invoked. this is done by clearing the pmslp bit (rcon<8>). disabling the regulator adds an addi- tional delay of about 190 ? s to the device wake-up time. it is recommended that applications not using the voltage regulator leave the pmslp bit set. for addi- tional details on the regulator and sleep mode, see section 25.2.5 ?voltage regulator standby mode? . the device will wake-up from sleep mode on any of these events: ? on any interrupt source that is individually enabled ? on any form of device reset ? on a wdt time-out on wake-up from sleep, the processor will restart with the same clock source that was active when sleep mode was entered. example 9-1: pwrsav instruction syntax note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 10. ?power-saving features? (ds39698). pwrsav #0 ; put the device into sleep mode pwrsav #1 ; put the device into idle mode
pic24fj256ga110 family ds39905e-page 126 ? 2010 microchip technology inc. 9.2.2 idle mode idle mode has these features: ? the cpu will stop executing instructions. ? the wdt is automatically cleared. ? the system clock source remains active. by default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see section 9.4 ?selective peripheral module control? ). ? if the wdt or fscm is enabled, the lprc will also remain active. the device will wake from idle mode on any of these events: ? any interrupt that is individually enabled ? any device reset ? a wdt time-out on wake-up from idle, the clock is reapplied to the cpu and instruction execution begins immediately, starting with the instruction following the pwrsav instruction or the first instruction in the isr. 9.2.3 interrupts coincident with power save instructions any interrupt that coincides with the execution of a pwrsav instruction will be held off until entry into sleep or idle mode has completed. the device will then wake-up from sleep or idle mode. 9.3 doze mode generally, changing clock speed and invoking one of the power-saving modes are the preferred strategies for reducing power consumption. there may be circumstances, however, where this is not practical. for example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. reducing system clock speed may introduce communication errors, while using a power-saving mode may stop communications completely. doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. in this mode, the system clock contin- ues to operate from the same source and at the same speed. peripheral modules continue to be clocked at the same speed while the cpu clock speed is reduced. synchronization between the two clock domains is maintained, allowing the peripherals to access the sfrs while the cpu executes code at a slower rate. doze mode is enabled by setting the dozen bit (clkdiv<11>). the ratio between peripheral and core clock speed is determined by the doze<2:0> bits (clkdiv<14:12>). there are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default. it is also possible to use doze mode to selectively reduce power consumption in event driven applica- tions. this allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the cpu idles, waiting for something to invoke an interrupt routine. enabling the automatic return to full-speed cpu operation on interrupts is enabled by setting the roi bit (clkdiv<15>). by default, interrupt events have no effect on doze mode operation. 9.4 selective peripheral module control idle and doze modes allow users to substantially reduce power consumption by slowing or stopping the cpu clock. even so, peripheral modules still remain clocked and thus consume power. there may be cases where the application needs what these modes do not provide: the allocation of power resources to cpu processing with minimal power consumption from the peripherals. pic24f devices address this requirement by allowing peripheral modules to be selectively disabled, reducing or eliminating their power consumption. this can be done with two control bits: ? the peripheral enable bit, generically named ?xxxen?, located in the module?s main control sfr. ? the peripheral module disable (pmd) bit, generically named, ?xxxmd?, located in one of the pmd control registers. both bits have similar functions in enabling or disabling its associated module. setting the pmd bit for a module disables all clock sources to that module, reducing its power consumption to an absolute minimum. in this state, the control and status registers associated with the peripheral will also be disabled, so writes to those registers will have no effect and read values will be invalid. many peripheral modules have a corresponding pmd bit. in contrast, disabling a module by clearing its xxxen bit disables its functionality, but leaves its registers available to be read and written to. this reduces power consumption, but not by as much as setting the pmd bit does. most peripheral modules have an enable bit; exceptions include input capture, output compare and rtcc. to achieve more selective power savings, peripheral modules can also be selectively disabled when the device enters idle mode. this is done through the control bit of the generic name format, ?xxxidl?. by default, all modules that can operate during idle mode will do so. using the disable on idle feature allows further reduction of power consumption during idle mode, enhancing power savings for extremely critical power applications.
? 2010 microchip technology inc. ds39905e-page 127 pic24fj256ga110 family 10.0 i/o ports all of the device pins (except v dd , v ss , mclr and osci/clki) are shared between the peripherals and the parallel i/o ports. all i/o input ports feature schmitt trigger inputs for improved noise immunity. 10.1 parallel i/o (pio) ports a parallel i/o port that shares a pin with a peripheral is, in general, subservient to the peripheral. the periph- eral?s output buffer data and control signals are provided to a pair of multiplexers. the multiplexers select whether the peripheral or the associated port has ownership of the output data and control signals of the i/o pin. the logic also prevents ?loop through?, in which a port?s digital output can drive the input of a peripheral that shares the same pin. figure 10-1 shows how ports are shared with other peripherals and the associated i/o pin to which they are connected. when a peripheral is enabled and the peripheral is actively driving an associated pin, the use of the pin as a general purpose output pin is disabled. the i/o pin may be read, but the output driver for the parallel port bit will be disabled. if a peripheral is enabled, but the peripheral is not actively driving a pin, that pin may be driven by a port. all port pins have three registers directly associated with their operation as digital i/o. the data direction register (tris) determines whether the pin is an input or an output. if the data direction bit is a ? 1 ?, then the pin is an input. all port pins are defined as inputs after a reset. reads from the output latch register (lat), read the latch. writes to the latch, write the latch. reads from the port (port), read the port pins, while writes to the port pins, write the latch. any bit and its associated data and control registers that are not valid for a particular device will be disabled. that means the corresponding lat and tris registers and the port pin will read as zeros. when a pin is shared with another peripheral or func- tion that is defined as an input only, it is regarded as a dedicated port because there is no other competing source of outputs. figure 10-1: block diagram of a typical shared port structure note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 12. ?i/o ports with peripheral pin select (pps)? (ds39711). q d ck wr lat + tris latch i/o pin wr port data bus q d ck data latch read port read tris 1 0 1 0 wr tris peripheral output data output enable peripheral input data i/o peripheral module peripheral output enable pio module output multiplexers output data input data peripheral module enable read lat
pic24fj256ga110 family ds39905e-page 128 ? 2010 microchip technology inc. 10.1.1 open-drain configuration in addition to the port, lat and tris registers for data control, each port pin can also be individually con- figured for either digital or open-drain output. this is controlled by the open-drain control register, odcx, associated with each port. setting any of the bits con- figures the corresponding pin to act as an open-drain output. the open-drain feature allows the generation of outputs higher than v dd (e.g., 5v) on any desired digital only pins by using external pull-up resistors. the maximum open-drain voltage allowed is the same as the maximum v ih specification. 10.2 configuring analog port pins the ad1pcfgl and tris registers control the opera- tion of the a/d port pins. setting a port pin as an analog input also requires that the corresponding tris bit be set. if the tris bit is cleared (output), the digital output level (v oh or v ol ) will be converted. when reading the port register, all pins configured as analog input channels will read as cleared (a low level). pins configured as digital inputs will not convert an analog input. analog levels on any pin that is defined as a digital input (including the anx pins) may cause the input buffer to consume current that exceeds the device specifications. 10.2.1 i/o port write/read timing one instruction cycle is required between a port direction change or port write operation and a read operation of the same port. typically, this instruction would be a nop . 10.2.2 analog input pins and voltage considerations the voltage tolerance of pins used as device inputs is dependent on the pin?s input function. pins that are used as digital only inputs are able to handle dc voltages up to 5.5v, a level typical for digital logic circuits. in contrast, pins that also have analog input functions of any kind can only tolerate voltages up to v dd . voltage excursions beyond v dd on these pins are always to be avoided. table 10-1 summarizes the input capabilities. refer to section 28.1 ?dc characteristics? for more details. table 10-1: input voltage levels (1) example 10-1: port write/read example note: for easy identification, the pin diagrams at the beginning of this data sheet also indicate 5.5v tolerant pins with dark grey shading. port or pin tolerated input description porta<10:9> v dd only v dd input levels tolerated. portb<15:0> portc<15:12> portd<7:6> portf<0> portg<9:6> porta<15:14>, porta<7:0> 5.5v tolerates input levels above v dd , useful for most standard logic. portc<4:1> portd<15:8>, portd<5:0> porte<9:0> portf<13:12>, portf<8:1> portg<15:12>, portg<3:0> note 1: not all port pins shown here are imple- mented on 64-pin and 80-pin devices. refer to section 1.0 ?device overview? to confirm which ports are available in specific devices. mov 0xff00, w0 ; configure portb<15:8> as inputs mov w0, trisb ; and portb<7:0> as outputs nop ; delay 1 cycle btss portb, #13 ; next instruction
? 2010 microchip technology inc. ds39905e-page 129 pic24fj256ga110 family 10.3 input change notification the input change notification function of the i/o ports allows the pic24fj256ga110 family of devices to gen- erate interrupt requests to the processor in response to a change of state on selected input pins. this feature is capable of detecting input change of states even in sleep mode, when the clocks are disabled. depending on the device pin count, there are up to 81 external inputs that may be selected (enabled) for generating an interrupt request on a change of state. registers, cnen1 through cnen6, contain the interrupt enable control bits for each of the cn input pins. setting any of these bits enables a cn interrupt for the corresponding pins. each cn pin has both a weak pull-up and a weak pull-down connected to it. the pull-up acts as a current source that is connected to the pin, while the pull-down acts as a current sink that is connected to the pin. these eliminate the need for external resistors when push button or keypad devices are connected. the pull-ups and pull-downs are separately enabled using the cnpu1 through cnpu6 registers (for pull-ups) and the cnpd1 through cnpd6 registers (for pull-downs). each cn pin has individual control bits for its pull-up and pull-down. setting a control bit enables the weak pull-up or pull-down for the corresponding pin. when the internal pull-up is selected, the pin pulls up to v dd ? 0.7v (typical). make certain that there is no external pull-up source when the internal pull-ups are enabled, as the voltage difference can cause a current path. 10.4 peripheral pin select a major challenge in general purpose devices is provid- ing the largest possible set of peripheral features while minimizing the conflict of features on i/o pins. in an application that needs to use more than one peripheral multiplexed on a single pin, inconvenient workarounds in application code or a complete redesign may be the only option. the peripheral pin select feature provides an alternative to these choices by enabling the user?s peripheral set selection and their placement on a wide range of i/o pins. by increasing the pinout options available on a par- ticular device, users can better tailor the microcontroller to their entire application, rather than trimming the application to fit the device. the peripheral pin select feature operates over a fixed subset of digital i/o pins. users may independently map the input and/or output of any one of many digital peripherals to any one of these i/o pins. peripheral pin select is performed in software and generally does not require the device to be reprogrammed. hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established. 10.4.1 available pins the peripheral pin select feature is used with a range of up to 46 pins, depending on the particular device and its pin count. pins that support the peripheral pin select feature include the designation ?rpn? or ?rpin? in their full pin designation, where ?n? is the remappable pin number. ?rp? is used to designate pins that support both remappable input and output functions, while ?rpi? indicates pins that support remappable input functions only. pic24fj256ga110 family devices support a larger number of remappable input only pins than remappable input/output pins. in this device family, there are up to 32 remappable input/output pins, depending on the pin count of the particular device selected; these are num- bered, rp0 through rp31. remappable input only pins are numbered above this range, from rpi32 to rpi45 (or the upper limit for that particular device). see ta b l e 1 - 4 for a summary of pinout options in each package offering. note: pull-ups on change notification pins should always be disabled whenever the port pin is configured as a digital output.
pic24fj256ga110 family ds39905e-page 130 ? 2010 microchip technology inc. 10.4.2 available peripherals the peripherals managed by the peripheral pin select are all digital only peripherals. these include general serial communications (uart and spi), general purpose timer clock inputs, timer related peripherals (input capture and output compare) and external interrupt inputs. also included are the outputs of the comparator module, since these are discrete digital signals. peripheral pin select is not available for i 2 c?, change notification inputs, rtcc alarm outputs or peripherals with analog inputs. a key difference between pin select and non pin select peripherals is that pin select peripherals are not asso- ciated with a default i/o pin. the peripheral must always be assigned to a specific i/o pin before it can be used. in contrast, non pin select peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral. 10.4.2.1 peripheral pin select function priority pin-selectable peripheral outputs (e.g. oc, uart transmit) take priority over general purpose digital functions on a pin, such as pmp and port i/o. special- ized digital outputs, such as usb functionality, will take priority over pps outputs on the same pin. the pin diagrams provided at the beginning of this data sheet list peripheral outputs in order of priority. refer to them for priority concerns on a particular pin. unlike pic24f devices with fixed peripherals, pin-selectable peripheral inputs never take ownership of a pin. the pin?s output buffer is controlled by the trisx setting or by a fixed peripheral on the pin. if the pin is configured in digital mode, the pps input will operate correctly. if an analog function is enabled on the pin, the pps input will be disabled. 10.4.3 controlling peripheral pin select peripheral pin select features are controlled through two sets of special function registers: one to map peripheral inputs and one to map outputs. because they are separately controlled, a particular peripheral?s input and output (if the peripheral has both) can be placed on any selectable function pin without constraint. the association of a peripheral to a peripheral-selectable pin is handled in two different ways, depending on if an input or an output is being mapped. 10.4.3.1 input mapping the inputs of the peripheral pin select options are mapped on the basis of the peripheral; that is, a control register associated with a peripheral dictates the pin it will be mapped to. the rpinrx registers are used to configure peripheral input mapping (see register 10-1 through register 10-21 ). each register contains two sets of 6-bit fields, with each set associated with one of the pin-selectable peripherals. programming a given peripheral?s bit field with an appropriate 6-bit value maps the rpn pin with that value to that peripheral. for any given device, the valid range of values for any of the bit fields corresponds to the maximum number of peripheral pin select options supported by the device. 10.4.3.2 output mapping in contrast to inputs, the outputs of the peripheral pin select options are mapped on the basis of the pin. in this case, a control register associated with a particular pin dictates the peripheral output to be mapped. the rporx registers are used to control output mapping. each register contains two 6-bit fields, with each field being associated with one rpn pin (see register 10-22 through register 10-37 ). the value of the bit field cor- responds to one of the peripherals and that peripheral?s output is mapped to the pin (see ta b l e 1 0 - 3 ). because of the mapping technique, the list of peripher- als for output mapping also includes a null value of ? 000000 ?. this permits any given pin to remain disconnected from the output of any of the pin-selectable peripherals. 10.4.3.3 alternate fixed pin mapping to provide a migration option from earlier high pin count pic24f devices, pic24fj256ga110 family devices implement an additional option for mapping the clock output (sck) of spi1. this option permits users to map sck1out specifically to the fixed pin function, asck1. the sck1cm bit (altrp<0>) controls this mapping; setting the bit maps sck1out to asck1. the sck1cm bit must be set (= 1 ) before enabling the spi module. it must remain set while transactions using spi1 are in progress, in order to prevent transmission errors; when the module is disabled, the bit must be cleared. additionally, no other rpout register should be configured to output the sck1out function while sck1cm is set.
? 2010 microchip technology inc. ds39905e-page 131 pic24fj256ga110 family table 10-2: selectable input sources (maps input to function) (1) input name function name register function mapping bits external interrupt 1 int1 rpinr0 int1r<5:0> external interrupt 2 int2 rpinr1 int2r<5:0> external interrupt 3 int3 rpinr1 int3r<5:0> external interrupt 4 int4 rpinr2 int4r<5:0> input capture 1 ic1 rpinr7 ic1r<5:0> input capture 2 ic2 rpinr7 ic2r<5:0> input capture 3 ic3 rpinr8 ic3r<5:0> input capture 4 ic4 rpinr8 ic4r<5:0> input capture 5 ic5 rpinr9 ic5r<5:0> input capture 6 ic6 rpinr9 ic6r<5:0> input capture 7 ic7 rpinr10 ic7r<5:0> input capture 8 ic8 rpinr10 ic8r<5:0> input capture 9 ic9 rpinr15 ic9r<5:0> output compare fault a ocfa rpinr11 ocfar<5:0> output compare fault b ocfb rpinr11 ocfbr<5:0> spi1 clock input sck1in rpinr20 sck1r<5:0> spi1 data input sdi1 rpinr20 sdi1r<5:0> spi1 slave select input ss1in rpinr21 ss1r<5:0> spi2 clock input sck2in rpinr22 sck2r<5:0> spi2 data input sdi2 rpinr22 sdi2r<5:0> spi2 slave select input ss2in rpinr23 ss2r<5:0> spi3 clock input sck3in rpinr23 sck3r<5:0> spi3 data input sdi3 rpinr28 sdi3r<5:0> spi3 slave select input ss3in rpinr29 ss3r<5:0> timer2 external clock t2ck rpinr3 t2ckr<5:0> timer3 external clock t3ck rpinr3 t3ckr<5:0> timer4 external clock t4ck rpinr4 t4ckr<5:0> timer5 external clock t5ck rpinr4 t5ckr<5:0> uart1 clear to send u1cts rpinr18 u1ctsr<5:0> uart1 receive u1rx rpinr18 u1rxr<5:0> uart2 clear to send u2cts rpinr19 u2ctsr<5:0> uart2 receive u2rx rpinr19 u2rxr<5:0> uart3 clear to send u3cts rpinr21 u3ctsr<5:0> uart3 receive u3rx rpinr17 u3rxr<5:0> uart4 clear to send u4cts rpinr27 u4ctsr<5:0> uart4 receive u4rx rpinr27 u4rxr<5:0> note 1: unless otherwise noted, all inputs use the schmitt trigger input buffers.
pic24fj256ga110 family ds39905e-page 132 ? 2010 microchip technology inc. table 10-3: selectable output so urces (maps function to output) output function number (1) function output name 0 null (2) null 1 c1out comparator 1 output 2 c2out comparator 2 output 3 u1tx uart1 transmit 4u1rts (3) uart1 request to send 5 u2tx uart2 transmit 6u2rts (3) uart2 request to send 7 sdo1 spi1 data output 8 sck1out (4) spi1 clock output 9 ss1out spi1 slave select output 10 sdo2 spi2 data output 11 sck2out spi2 clock output 12 ss2out spi2 slave select output 18 oc1 output compare 1 19 oc2 output compare 2 20 oc3 output compare 3 21 oc4 output compare 4 22 oc5 output compare 5 23 oc6 output compare 6 24 oc7 output compare 7 25 oc8 output compare 8 28 u3tx uart3 transmit 29 u3rts (3) uart3 request to send 30 u4tx uart4 transmit 31 u4rts (3) uart4 request to send 32 sdo3 spi3 data output 33 sck3out spi3 clock output 34 ss3out spi3 slave select output 35 oc9 output compare 9 36 c3out comparator 3 output 37-63 (unused) nc note 1: setting the rporx register with the listed value assigns that output function to the associated rpn pin. 2: the null function is assigned to all rpn outputs at device reset and disables the rpn output function. 3: irda ? bclk functionality uses this output. 4: sck1out can also be specifically mapped to the asck1 pin by setting the sck1cm bit (altrp<0>). see section 10.4.3.3 ?alternate fixed pin mapping? for more information.
? 2010 microchip technology inc. ds39905e-page 133 pic24fj256ga110 family 10.4.3.4 mapping limitations the control schema of the peripheral pin select is extremely flexible. other than systematic blocks that prevent signal contention caused by two physical pins being configured as the same functional input or two functional outputs configured as the same pin, there are no hardware enforced lock outs. the flexibility extends to the point of allowing a single input to drive multiple peripherals or a single functional output to drive multiple output pins. 10.4.3.5 mapping exceptions for pic24fj256ga110 family devices although the pps registers theoretically allow for up to 64 remappable i/o pins, not all of these are implemented in all devices. for pic24fj256ga110 family devices, the maximum number of remappable pins available are 46, which includes 14 input only pins. in addition, some pins in the rpn and rpin sequences are unimple- mented in lower pin count devices. the differences in available remappable pins are summarized in table 10-4 . when developing applications that use remappable pins, users should also keep these things in mind: ? for the rpinrx registers, bit combinations corresponding to an unimplemented pin for a particular device are treated as invalid; the corresponding module will not have an input mapped to it. for all pic24fj256ga110 family devices, this includes all values greater than 45 (? 101101 ?). ? for rporx registers, the bit fields corresponding to an unimplemented pin will also be unimplemented. writing to these fields will have no effect. 10.4.4 controlling configuration changes because peripheral remapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. pic24f devices include three features to prevent alterations to the peripheral map: ? control register lock sequence ? continuous state monitoring ? configuration bit remapping lock 10.4.4.1 control register lock under normal operation, writes to the rpinrx and rporx registers are not allowed. attempted writes will appear to execute normally, but the contents of the registers will remain unchanged. to change these reg- isters, they must be unlocked in hardware. the register lock is controlled by the iolock bit (osccon<6>). setting iolock prevents writes to the control registers; clearing iolock allows writes. to set or clear iolock, a specific command sequence must be executed: 1. write 46h to osccon<7:0>. 2. write 57h to osccon<7:0>. 3. clear (or set) iolock as a single operation. unlike the similar sequence with the oscillator?s lock bit, iolock remains in one state until changed. this allows all of the peripheral pin selects to be configured with a single unlock sequence, followed by an update to all control registers, then locked with a second lock sequence. 10.4.4.2 continuous state monitoring in addition to being protected from direct writes, the contents of the rpinrx and rporx registers are constantly monitored in hardware by shadow registers. if an unexpected change in any of the registers occurs (such as cell disturbances caused by esd or other external events), a configuration mismatch reset will be triggered. 10.4.4.3 configuration bit pin select lock as an additional level of safety, the device can be con- figured to prevent more than one write session to the rpinrx and rporx registers. the iol1way (cw2<4>) configuration bit blocks the iolock bit from being cleared after it has been set once. if iolock remains set, the register unlock procedure will not execute and the peripheral pin select control registers cannot be written to. the only way to clear the bit and re-enable peripheral remapping is to perform a device reset. in the default (unprogrammed) state, iol1way is set, restricting users to one write session. programming iol1way allows users unlimited access (with the proper use of the unlock sequence) to the peripheral pin select registers. table 10-4: remappable pin exceptions for pic24fj256ga110 family devices device pin count rp pins (i/o) rpi pins total unimplemented total unimplemented 64-pin 29 rp5, rp15, rp31 2 rpi32-36, rpi38-44 80-pin 31 rp31 11 rpi32, rpi39, rpi41 100-pin 32 ? 14 ?
pic24fj256ga110 family ds39905e-page 134 ? 2010 microchip technology inc. 10.4.5 considerations for peripheral pin selection the ability to control peripheral pin select options introduces several considerations into application design that could be overlooked. this is particularly true for several common peripherals that are available only as remappable peripherals. the main consideration is that the peripheral pin selects are not available on default pins in the device?s default (reset) state. since all rpinrx registers reset to ? 111111 ? and all rporx registers reset to ? 000000 ?, all peripheral pin select inputs are tied to v ss and all peripheral pin select outputs are disconnected. this situation requires the user to initialize the device with the proper peripheral configuration before any other application code is executed. since the iolock bit resets in the unlocked state, it is not necessary to execute the unlock sequence after the device has come out of reset. for application safety, however, it is best to set iolock and lock the configuration after writing to the control registers. because the unlock sequence is timing critical, it must be executed as an assembly language routine in the same manner as changes to the oscillator configura- tion. if the bulk of the application is written in c or another high-level language, the unlock sequence should be performed by writing in-line assembly. choosing the configuration requires the review of all peripheral pin selects and their pin assignments, especially those that will not be used in the application. in all cases, unused pin-selectable peripherals should be disabled completely. unused peripherals should have their inputs assigned to an unused rpn pin function. i/o pins with unused rpn functions should be configured with the null peripheral output. the assignment of a peripheral to a particular pin does not automatically perform any other configuration of the pin?s i/o circuitry. in theory, this means adding a pin-selectable output to a pin may mean inadvertently driving an existing peripheral input when the output is driven. users must be familiar with the behavior of other fixed peripherals that share a remappable pin and know when to enable or disable them. to be safe, fixed digital peripherals that share the same pin should be disabled when not in use. along these lines, configuring a remappable pin for a specific peripheral does not automatically turn that feature on. the peripheral must be specifically config- ured for operation and enabled, as if it were tied to a fixed pin. where this happens in the application code (immedi- ately following device reset and peripheral configuration or inside the main application routine) depends on the peripheral and its use in the application. a final consideration is that peripheral pin select func- tions neither override analog inputs, nor reconfigure pins with analog functions for digital i/o. if a pin is configured as an analog input on device reset, it must be explicitly reconfigured as digital i/o when used with a peripheral pin select. example 10-2 shows a configuration for bidirectional communication with flow control using uart1. the following input and output functions are used: ? input functions: u1rx, u1cts ? output functions: u1tx, u1rts example 10-2: configuring uart1 input and output functions note: in tying peripheral pin select inputs to rp63, rp63 does not have to exist on a device for the registers to be reset to it. // unlock registers __builtin_write_oscconl(osccon & 0xbf); // configure input functions (table 9-1)) // assign u1rx to pin rp0 rpinr18bits.u1rxr = 0; // assign u1cts to pin rp1 rpinr18bits.u1ctsr = 1; // configure output functions (table 9-2) // assign u1tx to pin rp2 rpor1bits.rp2r = 3; // assign u1rts to pin rp3 rpor1bits.rp3r = 4; // lock registers __builtin_write_oscconl(osccon | 0x40);
? 2010 microchip technology inc. ds39905e-page 135 pic24fj256ga110 family 10.4.6 peripheral pin select registers the pic24fj256ga110 family of devices implements a total of 37 registers for remappable peripheral configuration: ? input remappable peripheral registers (21) ? output remappable peripheral registers (16) note: input and output register values can only be changed if iolock (osccon<6>) = 0 . see section 10.4.4.1 ?control register lock? for a specific command sequence. register 10-1: rpinr0: peripheral pin select input register 0 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? int1r5 int1r4 int1r3 int1r2 int1r1 int1r0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 int1r<5:0>: assign external interrupt 1 (int1) to corresponding rpn or rpin pin bits bit 7-0 unimplemented: read as ? 0 ? register 10-2: rpinr1: peripheral pin select input register 1 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? int3r5 int3r4 int3r3 int3r2 int3r1 int3r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? int2r5 int2r4 int2r3 int2r2 int2r1 int2r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 int3r<5:0>: assign external interrupt 3 (int3) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 int2r<5:0>: assign external interrupt 2 (int2) to corresponding rpn or rpin pin bits
pic24fj256ga110 family ds39905e-page 136 ? 2010 microchip technology inc. register 10-3: rpinr2: peripheral pin select input register 2 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? int4r5 int4r4 int4r3 int4r2 int4r1 int4r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-6 unimplemented: read as ? 0 ? bit 5-0 int4r<5:0>: assign external interrupt 4 (int4) to corresponding rpn or rpin pin bits register 10-4: rpinr3: peripheral pin select input register 3 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? t3ckr5 t3ckr4 t3ckr3 t3ckr2 t3ckr1 t3ckr0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? t2ckr5 t2ckr4 t2ckr3 t2ckr2 t2ckr1 t2ckr0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 t3ckr<5:0>: assign timer3 external clock (t3ck) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 t2ckr<5:0>: assign timer2 external clock (t2ck) to corresponding rpn or rpin pin bits
? 2010 microchip technology inc. ds39905e-page 137 pic24fj256ga110 family register 10-5: rpinr4: peripheral pin select input register 4 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? t5ckr5 t5ckr4 t5ckr3 t5ckr2 t5ckr1 t5ckr0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? t4ckr5 t4ckr4 t4ckr3 t4ckr2 t4ckr1 t4ckr0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 t5ckr<5:0>: assign timer5 external clock (t5ck) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 t4ckr<5:0>: assign timer4 external clock (t4ck) to corresponding rpn or rpin pin bits register 10-6: rpinr7: peripheral pin select input register 7 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic2r5 ic2r4 ic2r3 ic2r2 ic2r1 ic2r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic1r5 ic1r4 ic1r3 ic1r2 ic1r1 ic1r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 ic2r<5:0>: assign input capture 2 (ic2) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 ic1r<5:0>: assign input capture 1 (ic1) to corresponding rpn or rpin pin bits
pic24fj256ga110 family ds39905e-page 138 ? 2010 microchip technology inc. register 10-7: rpinr8: peripheral pin select input register 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic4r5 ic4r4 ic4r3 ic4r2 ic4r1 ic4r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic3r5 ic3r4 ic3r3 ic3r2 ic3r1 ic3r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 ic4r<5:0>: assign input capture 4 (ic4) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 ic3r<5:0>: assign input capture 3 (ic3) to corresponding rpn or rpin pin bits register 10-8: rpinr9: peripheral pin select input register 9 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic6r5 ic6r4 ic6r3 ic6r2 ic6r1 ic6r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic5r5 ic5r4 ic5r3 ic5r2 ic5r1 ic5r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 ic6r<5:0>: assign input capture 6 (ic6) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 ic5r<5:0>: assign input capture 5 (ic5) to corresponding rpn or rpin pin bits
? 2010 microchip technology inc. ds39905e-page 139 pic24fj256ga110 family register 10-9: rpinr10: peripheral pin select input register 10 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic8r5 ic8r4 ic8r3 ic8r2 ic8r1 ic8r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic7r5 ic7r4 ic7r3 ic7r2 ic7r1 ic7r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 ic8r<5:0>: assign input capture 8 (ic8) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 ic7r<5:0>: assign input capture 7 (ic7) to corresponding rpn or rpin pin bits register 10-10: rpinr11: peripheral pin select input register 11 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ocfbr5 ocfbr4 ocfbr3 ocfbr2 ocfbr1 ocfbr0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ocfar5 ocfar4 ocfar3 ocfar2 ocfar1 ocfar0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 ocfbr<5:0>: assign output compare fault b (ocfb) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 ocfar<5:0>: assign output compare fault a (ocfa) to corresponding rpn or rpin pin bits
pic24fj256ga110 family ds39905e-page 140 ? 2010 microchip technology inc. register 10-11: rpinr15: peripheral pin select input register 15 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ic9r5 ic9r4 ic9r3 ic9r2 ic9r1 ic9r0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 ic9r<5:0>: assign input capture 9 (ic9) to corresponding rpn or rpin pin bits bit 7-0 unimplemented: read as ? 0 ? register 10-12: rpinr17: peripheral pin select input register 17 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u3rxr5 u3rxr4 u3rxr3 u3rxr2 u3rxr1 u3rxr0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 u3rxr<5:0>: assign uart3 receive (u3rx) to corresponding rpn or rpin pin bits bit 7-0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 141 pic24fj256ga110 family register 10-13: rpinr18: peripheral pin select input register 18 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u1ctsr5 u1ctsr4 u1ctsr3 u1ctsr2 u1ctsr1 u1ctsr0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u1rxr5 u1rxr4 u1rxr3 u1rxr2 u1rxr1 u1rxr0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 u1ctsr<5:0:> assign uart1 clear to send (u1cts ) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 u1rxr<5:0>: assign uart1 receive (u1rx) to corresponding rpn or rpin pin bits register 10-14: rpinr19: peripheral pin select input register 19 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u2ctsr5 u2ctsr4 u2ctsr3 u2ctsr2 u2ctsr1 u2ctsr0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u2rxr5 u2rxr4 u2rxr3 u2rxr2 u2rxr1 u2rxr0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 u2ctsr<5:0>: assign uart2 clear to send (u2cts ) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 u2rxr<5:0>: assign uart2 receive (u2rx) to corresponding rpn or rpin pin bits
pic24fj256ga110 family ds39905e-page 142 ? 2010 microchip technology inc. register 10-15: rpinr20: peripheral pin select input register 20 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? sck1r5 sck1r4 sck1r3 sck1r2 sck1r1 sck1r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? sdi1r5 sdi1r4 sdi1r3 sdi1r2 sdi1r1 sdi1r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 sck1r<5:0>: assign spi1 clock input (sck1in) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 sdi1r<5:0>: assign spi1 data input (sdi1) to corresponding rpn or rpin pin bits register 10-16: rpinr21: peripheral pin select input register 21 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u3ctsr5 u3ctsr4 u3ctsr3 u3ctsr2 u3ctsr1 u3ctsr0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ss1r5 ss1r4 ss1r3 ss1r2 ss1r1 ss1r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 u3ctsr<5:0>: assign uart3 clear to send (u3cts ) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 ss1r<5:0>: assign spi1 slave select input (ss1in) to corresponding rpn or rpin pin bits
? 2010 microchip technology inc. ds39905e-page 143 pic24fj256ga110 family register 10-17: rpinr22: peripheral pin select input register 22 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? sck2r5 sck2r4 sck2r3 sck2r2 sck2r1 sck2r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? sdi2r5 sdi2r4 sdi2r3 sdi2r2 sdi2r1 sdi2r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 sck2r<5:0>: assign spi2 clock input (sck2in) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 sdi2r<5:0>: assign spi2 data input (sdi2) to corresponding rpn or rpin pin bits register 10-18: rpinr23: peripheral pin select input register 23 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ss2r5 ss2r4 ss2r3 ss2r2 ss2r1 ss2r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-6 unimplemented: read as ? 0 ? bit 5-0 ss2r<5:0>: assign spi2 slave select input (ss2in) to corresponding rpn or rpin pin bits
pic24fj256ga110 family ds39905e-page 144 ? 2010 microchip technology inc. register 10-19: rpinr27: peripheral pin select input register 27 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u4ctsr5 u4ctsr4 u4ctsr3 u4ctsr2 u4ctsr1 u4ctsr0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? u4rxr5 u4rxr4 u4rxr3 u4rxr2 u4rxr1 u4rxr0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 u4ctsr<5:0>: assign uart4 clear to send (u4cts ) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 u4rxr<5:0>: assign uart4 receive (u4rx) to corresponding rpn or rpin pin bits register 10-20: rpinr28: peripheral pin select input register 28 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? sck3r5 sck3r4 sck3r3 sck3r2 sck3r1 sck3r0 bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? sdi3r5 sdi3r4 sdi3r3 sdi3r2 sdi3r1 sdi3r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 sck3r<5:0>: assign spi3 data input (sck3in) to corresponding rpn or rpin pin bits bit 7-6 unimplemented: read as ? 0 ? bit 5-0 sdi3r<5:0>: assign spi3 data input (sdi3) to corresponding rpn or rpin pin bits
? 2010 microchip technology inc. ds39905e-page 145 pic24fj256ga110 family register 10-21: rpinr29: peripheral pin select input register 29 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 ? ? ss3r5 ss3r4 ss3r3 ss3r2 ss3r1 ss3r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-6 unimplemented: read as ? 0 ? bit 5-0 ss3r<5:0>: assign spi3 slave select input (ss31in) to corresponding rpn or rpin pin bits
pic24fj256ga110 family ds39905e-page 146 ? 2010 microchip technology inc. register 10-22: rpor0: peripheral pin select output register 0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp1r5 rp1r4 rp1r3 rp1r2 rp1r1 rp1r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp0r5 rp0r4 rp0r3 rp0r2 rp0r1 rp0r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp1r<5:0>: rp1 output pin mapping bits peripheral output number n is assigned to pin, rp1 (see tab l e 1 0- 3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp0r<5:0>: rp0 output pin mapping bits peripheral output number n is assigned to pin, rp0 (see tab l e 1 0- 3 for peripheral function numbers). register 10-23: rpor1: peripheral pin select output register 1 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp3r5 rp3r4 rp3r3 rp3r2 rp3r1 rp3r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp2r5 rp2r4 rp2r3 rp2r2 rp2r1 rp2r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp3r<5:0>: rp3 output pin mapping bits peripheral output number n is assigned to pin, rp3 (see tab l e 1 0- 3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp2r<5:0>: rp2 output pin mapping bits peripheral output number n is assigned to pin, rp2 (see tab l e 1 0- 3 for peripheral function numbers).
? 2010 microchip technology inc. ds39905e-page 147 pic24fj256ga110 family register 10-24: rpor2: peripheral pin select output register 2 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ?rp5r5 (1) rp5r4 (1) rp5r3 (1) rp5r2 (1) rp5r1 (1) rp5r0 (1) bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp4r5 rp4r4 rp4r3 rp4r2 rp4r1 rp4r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp5r<5:0>: rp5 output pin mapping bits (1) peripheral output number n is assigned to pin, rp5 (see tab l e 1 0- 3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp4r<5:0>: rp4 output pin mapping bits peripheral output number n is assigned to pin, rp4 (see tab l e 1 0- 3 for peripheral function numbers). note 1: unimplemented in 64-pin devices; read as ? 0 ?. register 10-25: rpor3: peripheral pin select output register 3 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp7r5 rp7r4 rp7r3 rp7r2 rp7r1 rp7r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp6r5 rp6r4 rp6r3 rp6r2 rp6r1 rp6r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp7r<5:0>: rp7 output pin mapping bits peripheral output number n is assigned to pin, rp7 (see tab l e 1 0- 3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp6r<5:0>: rp6 output pin mapping bits peripheral output number n is assigned to pin, rp6 (see tab l e 1 0- 3 for peripheral function numbers).
pic24fj256ga110 family ds39905e-page 148 ? 2010 microchip technology inc. register 10-26: rpor4: peripheral pin select output register 4 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp9r5 rp9r4 rp9r3 rp9r2 rp9r1 rp9r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp8r5 rp8r4 rp8r3 rp8r2 rp8r1 rp8r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp9r<5:0>: rp9 output pin mapping bits peripheral output number n is assigned to pin, rp9 (see tab l e 1 0- 3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp8r<5:0>: rp8 output pin mapping bits peripheral output number n is assigned to pin, rp8 (see tab l e 1 0- 3 for peripheral function numbers). register 10-27: rpor5: peripheral pin select output register 5 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp11r5 rp11r4 rp11r3 rp11r2 rp11r1 rp11r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp10r5 rp10r4 rp10r3 rp10r2 rp10r1 rp10r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp11r<5:0>: rp11 output pin mapping bits peripheral output number n is assigned to pin, rp11 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp10r<5:0>: rp10 output pin mapping bits peripheral output number n is assigned to pin, rp10 (see table 10-3 for peripheral function numbers).
? 2010 microchip technology inc. ds39905e-page 149 pic24fj256ga110 family register 10-28: rpor6: peripheral pin select output register 6 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp13r5 rp13r4 rp13r3 rp13r2 rp13r1 rp13r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp12r5 rp12r4 rp12r3 rp12r2 rp12r1 rp12r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp13r<5:0>: rp13 output pin mapping bits peripheral output number n is assigned to pin, rp13 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp12r<5:0>: rp12 output pin mapping bits peripheral output number n is assigned to pin, rp12 (see table 10-3 for peripheral function numbers). register 10-29: rpor7: peripheral pin select output register 7 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ?rp15r5 (1) rp15r4 (1) rp15r3 (1) rp15r2 (1) rp15r1 (1) rp15r0 (1) bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp14r5 rp14r4 rp14r3 rp14r2 rp14r1 rp14r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp15r<5:0>: rp15 output pin mapping bits (1) peripheral output number n is assigned to pin, rp15 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp14r<5:0>: rp14 output pin mapping bits peripheral output number n is assigned to pin, rp14 (see table 10-3 for peripheral function numbers). note 1: unimplemented in 64-pin devices; read as ? 0 ?.
pic24fj256ga110 family ds39905e-page 150 ? 2010 microchip technology inc. register 10-30: rpor8: peripheral pin select output register 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp17r5 rp17r4 rp17r3 rp17r2 rp17r1 rp17r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp16r5 rp16r4 rp16r3 rp16r2 rp16r1 rp16r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp17r<5:0>: rp17 output pin mapping bits peripheral output number n is assigned to pin, rp17 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp16r<5:0>: rp16 output pin mapping bits peripheral output number n is assigned to pin, rp16 (see table 10-3 for peripheral function numbers). register 10-31: rpor9: peripheral pin select output register 9 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp19r5 rp19r4 rp19r3 rp19r2 rp19r1 rp19r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp18r5 rp18r4 rp18r3 rp18r2 rp18r1 rp18r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp19r<5:0>: rp19 output pin mapping bits peripheral output number n is assigned to pin, rp19 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp18r<5:0>: rp18 output pin mapping bits peripheral output number n is assigned to pin, rp18 (see table 10-3 for peripheral function numbers).
? 2010 microchip technology inc. ds39905e-page 151 pic24fj256ga110 family register 10-32: rpor10: peripheral pin select output register 10 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp21r5 rp21r4 rp21r3 rp21r2 rp21r1 rp21r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp20r5 rp20r4 rp20r3 rp20r2 rp20r1 rp20r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp21r<5:0>: rp21 output pin mapping bits peripheral output number n is assigned to pin, rp21 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp20r<5:0:> rp20 output pin mapping bits peripheral output number n is assigned to pin, rp20 (see table 10-3 for peripheral function numbers). register 10-33: rpor11: peripheral pin select output register 11 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp23r5 rp23r4 rp23r3 rp23r2 rp23r1 rp23r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp22r5 rp22r4 rp22r3 rp22r2 rp22r1 rp22r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp23r<5:0>: rp23 output pin mapping bits peripheral output number n is assigned to pin, rp23 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp22r<5:0>: rp22 output pin mapping bits peripheral output number n is assigned to pin, rp22 (see table 10-3 for peripheral function numbers).
pic24fj256ga110 family ds39905e-page 152 ? 2010 microchip technology inc. register 10-34: rpor12: peripheral pin select output register 12 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp25r5 rp25r4 rp25r3 rp25r2 rp25r1 rp25r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp24r5 rp24r4 rp24r3 rp24r2 rp24r1 rp24r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp25r<5:0>: rp25 output pin mapping bits peripheral output number n is assigned to pin, rp25 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp24r<5:0>: rp24 output pin mapping bits peripheral output number n is assigned to pin, rp24 (see table 10-3 for peripheral function numbers). register 10-35: rpor13: peripheral pin select output register 13 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp27r5 rp27r4 rp27r3 rp27r2 rp27r1 rp27r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp26r5 rp26r4 rp26r3 rp26r2 rp26r1 rp26r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp27r<5:0>: rp27 output pin mapping bits peripheral output number n is assigned to pin, rp27 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp26r<5:0>: rp26 output pin mapping bits peripheral output number n is assigned to pin, rp26 (see table 10-3 for peripheral function numbers).
? 2010 microchip technology inc. ds39905e-page 153 pic24fj256ga110 family register 10-36: rpor14: peripheral pin select output register 14 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp29r5 rp29r4 rp29r3 rp29r2 rp29r1 rp29r0 bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp28r5 rp28r4 rp28r3 rp28r2 rp28r1 rp28r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp29r<5:0>: rp29 output pin mapping bits peripheral output number n is assigned to pin, rp29 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp28r<5:0>: rp28 output pin mapping bits peripheral output number n is assigned to pin, rp28 (see table 10-3 for peripheral function numbers). register 10-37: rpor15: peripheral pin select output register 15 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ?rp31r5 (1) rp31r4 (1) rp31r3 (1) rp31r2 (1) rp31r1 (1) rp31r0 (1) bit 15 bit 8 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? rp30r5 rp30r4 rp30r3 rp30r2 rp30r1 rp30r0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13-8 rp31r<5:0>: rp31 output pin mapping bits (1) peripheral output number n is assigned to pin, rp31 (see table 10-3 for peripheral function numbers). bit 7-6 unimplemented: read as ? 0 ? bit 5-0 rp30r<5:0>: rp30 output pin mapping bits peripheral output number n is assigned to pin, rp30 (see table 10-3 for peripheral function numbers). note 1: unimplemented in 64-pin and 80-pin devices; read as ? 0 ?.
pic24fj256ga110 family ds39905e-page 154 ? 2010 microchip technology inc. register 10-38: altrp: alternate peripheral pin mapping register u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 r/w-0 ? ? ? ? ? ? ?sck1cm bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-1 unimplemented: read as ? 0 ? bit 0 sck1cm: sck1 output mapping select bit 1 = sck1 output function is mapped to asck1 pin only 0 = sck1 output function is mapped according to rporn registers
? 2010 microchip technology inc. ds39905e-page 155 pic24fj256ga110 family 11.0 timer1 the timer1 module is a 16-bit timer which can serve as the time counter for the real-time clock (rtc), or operate as a free-running, interval timer/counter. timer1 can operate in three modes: ?16-bit timer ? 16-bit synchronous counter ? 16-bit asynchronous counter timer1 also supports these features: ? timer gate operation ? selectable prescaler settings ? timer operation during cpu idle and sleep modes ? interrupt on 16-bit period register match or falling edge of external gate signal figure 11-1 presents a block diagram of the 16-bit timer module. to configure timer1 for operation: 1. set the ton bit (= 1 ). 2. select the timer prescaler ratio using the tckps<1:0> bits. 3. set the clock and gating modes using the tcs and tgate bits. 4. set or clear the tsync bit to configure synchronous or asynchronous operation. 5. load the timer period value into the pr1 register. 6. if interrupts are required, set the interrupt enable bit, t1ie. use the priority bits, t1ip<2:0>, to set the interrupt priority. figure 11-1: 16-bit timer1 module block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 14. ?timers? (ds39704). ton sync sosci sosco/ pr1 set t1if equal comparator tmr1 reset soscen 1 0 tsync q q d ck tckps<1:0> prescaler 1, 8, 64, 256 2 tgate t cy 1 0 t1ck tcs 1x 01 tgate 00 gate sync
pic24fj256ga110 family ds39905e-page 156 ? 2010 microchip technology inc. register 11-1: t1con: timer1 control register (1) r/w-0 u-0 r/w-0 u-0 u-0 u-0 u-0 u-0 ton ?tsidl ? ? ? ? ? bit 15 bit 8 u-0 r/w-0 r/w-0 r/w-0 u-0 r/w-0 r/w-0 u-0 ? tgate tckps1 tckps0 ?tsynctcs ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 ton: timer1 on bit 1 = starts 16-bit timer1 0 = stops 16-bit timer1 bit 14 unimplemented: read as ? 0 ? bit 13 tsidl: stop in idle mode bit 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12-7 unimplemented: read as ? 0 ? bit 6 tgate: timer1 gated time accumulation enable bit when tcs = 1 : this bit is ignored. when tcs = 0 : 1 = gated time accumulation enabled 0 = gated time accumulation disabled bit 5-4 tckps<1:0>: timer1 input clock prescale select bits 11 = 1:256 10 = 1:64 01 = 1:8 00 = 1:1 bit 3 unimplemented: read as ? 0 ? bit 2 tsync: timer1 external clock input synchronization select bit when tcs = 1 : 1 = synchronize external clock input 0 = do not synchronize external clock input when tcs = 0 : this bit is ignored. bit 1 tcs: timer1 clock source select bit 1 = external clock from t1ck pin (on the rising edge) 0 = internal clock (f osc /2) bit 0 unimplemented: read as ? 0 ? note 1: changing the value of txcon while the timer is running (ton = 1 ) causes the timer prescale counter to reset and is not recommended.
? 2010 microchip technology inc. ds39905e-page 157 pic24fj256ga110 family 12.0 timer2/3 and timer4/5 the timer2/3 and timer4/5 modules are 32-bit timers, which can also be configured as four independent 16-bit timers with selectable operating modes. as 32-bit timers, timer2/3 and timer4/5 can each operate in three modes: ? two independent 16-bit timers with all 16-bit operating modes (except asynchronous counter mode) ? single 32-bit timer ? single 32-bit synchronous counter they also support these features: ? timer gate operation ? selectable prescaler settings ? timer operation during idle and sleep modes ? interrupt on a 32-bit period register match ? adc event trigger (timer2/3 only) individually, all four of the 16-bit timers can function as synchronous timers or counters. they also offer the features listed above, except for the adc event trigger; this is implemented only with timer3. the operating modes and enabled features are determined by setting the appropriate bit(s) in the t2con, t3con, t4con and t5con registers. t2con and t4con are shown in generic form in register 12-1 ; t3con and t5con are shown in register 12-2 . for 32-bit timer/counter operation, timer2 and timer4 are the least significant word; timer3 and timer4 are the most significant word of the 32-bit timers. to configure timer2/3 or timer4/5 for 32-bit operation: 1. set the t32 bit (t2con<3> or t4con<3> = 1 ). 2. select the prescaler ratio for timer2 or timer4 using the tckps<1:0> bits. 3. set the clock and gating modes using the tcs and tgate bits. if tcs is set to external clock, rpinrx (txck) must be configured to an avail- able rpn pin. see section 10.4 ?peripheral pin select? for more information. 4. load the timer period value. pr3 (or pr5) will contain the most significant word of the value while pr2 (or pr4) contains the least significant word. 5. if interrupts are required, set the interrupt enable bit, t3ie or t5ie; use the priority bits, t3ip<2:0> or t5ip<2:0>, to set the interrupt priority. note that while timer2 or timer4 controls the timer, the interrupt appears as a timer3 or timer5 interrupt. 6. set the ton bit (= 1 ). the timer value, at any point, is stored in the register pair: tmr3:tmr2 (or tmr5:tmr4). tmr3 (tmr5) always contains the most significant word of the count, while tmr2 (tmr4) contains the least significant word. to configure any of the timers for individual 16-bit operation: 1. clear the t32 bit corresponding to that timer (t2con<3> for timer2 and timer3 or t4con<3> for timer4 and timer5). 2. select the timer prescaler ratio using the tckps<1:0> bits. 3. set the clock and gating modes using the tcs and tgate bits. see section 10.4 ?peripheral pin select? for more information. 4. load the timer period value into the prx register. 5. if interrupts are required, set the interrupt enable bit, txie; use the priority bits, txip<2:0>, to set the interrupt priority. 6. set the ton bit (txcon<15> = 1 ). note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 14. ?timers? (ds39704). note: for 32-bit operation, t3con and t5con control bits are ignored. only t2con and t4con control bits are used for setup and control. timer2 and timer4 clock and gate inputs are utilized for the 32-bit timer modules, but an interrupt is generated with the timer3 or timer5 interrupt flags.
pic24fj256ga110 family ds39905e-page 158 ? 2010 microchip technology inc. figure 12-1: timer2/3 and timer4/5 (32-bit) block diagram tmr3 tmr2 set t3if (t5if) equal comparator pr3 pr2 reset lsb msb note 1: the 32-bit timer configuration bit, t32, must be set for 32-bit timer/counter operation. all control bits are respective to the t2con and t4con registers. 2: the timer clock input must be assigned to an available rpn pin before use. please see section 10.4 ?peripheral pin select? for more information. 3: the adc event trigger is available only on timer2/3 in 32-bit mode and timer3 in 16-bit mode. data bus<15:0> tmr3hld read tmr2 (tmr4) (1) write tmr2 (tmr4) (1) 16 16 16 q qd ck tgate 0 1 ton tckps<1:0> prescaler 1, 8, 64, 256 2 t cy tcs (2) tgate (2) gate t2ck sync adc event trigger (3) sync (t4ck) (pr5) (pr4) (tmr5hld) (tmr5) (tmr4) 1x 01 00
? 2010 microchip technology inc. ds39905e-page 159 pic24fj256ga110 family figure 12-2: timer2 and timer4 (16-bit synchronous) block diagram figure 12-3: timer3 and timer5 (16-bit asynchronous) block diagram ton tckps<1:0> prescaler 1, 8, 64, 256 2 t cy tcs (1) 1x 01 tgate (1) 00 gate t2ck sync pr2 (pr4) set t2if (t4if) equal comparator tmr2 (tmr4) reset q qd ck tgate 1 0 (t4ck) sync note 1: the timer clock input must be assigned to an available rpn pin before use. please see section 10.4 ?peripheral pin select? for more information. ton tckps<1:0> 2 t cy tcs (1) 1x 01 tgate (1) 00 t3ck pr3 (pr5) set t3if (t5if) equal comparator tmr3 (tmr5) reset q q d ck tgate 1 0 adc event trigger (2) (t5ck) prescaler 1, 8, 64, 256 sync note 1: the timer clock input must be assigned to an available rpn pin before use. please see section 10.4 ?peripheral pin select? for more information. 2: the adc event trigger is available only on timer3.
pic24fj256ga110 family ds39905e-page 160 ? 2010 microchip technology inc. register 12-1: txcon: timer2 and timer4 control register (3) r/w-0 u-0 r/w-0 u-0 u-0 u-0 u-0 u-0 ton ?tsidl ? ? ? ? ? bit 15 bit 8 u-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 r/w-0 u-0 ? tgate tckps1 tckps0 t32 (1) ?tcs (2) ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 ton: timerx on bit when txcon<3> = 1 : 1 = starts 32-bit timerx/y 0 = stops 32-bit timerx/y when txcon<3> = 0 : 1 = starts 16-bit timerx 0 = stops 16-bit timerx bit 14 unimplemented: read as ? 0 ? bit 13 tsidl: stop in idle mode bit 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12-7 unimplemented: read as ? 0 ? bit 6 tgate: timerx gated time accumulation enable bit when tcs = 1 : this bit is ignored. when tcs = 0 : 1 = gated time accumulation enabled 0 = gated time accumulation disabled bit 5-4 tckps<1:0>: timerx input clock prescale select bits 11 = 1:256 10 = 1:64 01 = 1:8 00 = 1:1 bit 3 t32: 32-bit timer mode select bit (1) 1 = timerx and timery form a single 32-bit timer 0 = timerx and timery act as two 16-bit timers in 32-bit mode, t3con control bits do not affect 32-bit timer operation. bit 2 unimplemented: read as ? 0 ? bit 1 tcs: timerx clock source select bit (2) 1 = external clock from pin, txck (on the rising edge) 0 = internal clock (f osc /2) bit 0 unimplemented: read as ? 0 ? note 1: in 32-bit mode, the t3con or t5con control bits do not affect 32-bit timer operation. 2: if tcs = 1 , rpinrx (txck) must be configured to an available rpn pin. for more information, see section 10.4 ?peripheral pin select? . 3: changing the value of txcon while the timer is running (ton = 1 ) causes the timer prescale counter to reset and is not recommended.
? 2010 microchip technology inc. ds39905e-page 161 pic24fj256ga110 family register 12-2: tycon: timer3 and timer5 control register (3) r/w-0 u-0 r/w-0 u-0 u-0 u-0 u-0 u-0 ton (1) ?tsidl (1) ? ? ? ? ? bit 15 bit 8 u-0 r/w-0 r/w-0 r/w-0 u-0 u-0 r/w-0 u-0 ?tgate (1) tckps1 (1) tckps0 (1) ? ?tcs (1,2) ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 ton: timery on bit (1) 1 = starts 16-bit timery 0 = stops 16-bit timery bit 14 unimplemented: read as ? 0 ? bit 13 tsidl: stop in idle mode bit (1) 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12-7 unimplemented: read as ? 0 ? bit 6 tgate: timery gated time accumulation enable bit (1) when tcs = 1 : this bit is ignored. when tcs = 0 : 1 = gated time accumulation enabled 0 = gated time accumulation disabled bit 5-4 tckps<1:0>: timery input clock prescale select bits (1) 11 = 1:256 10 = 1:64 01 = 1:8 00 = 1:1 bit 3-2 unimplemented: read as ? 0 ? bit 1 tcs: timery clock source select bit (1,2) 1 = external clock from pin tyck (on the rising edge) 0 = internal clock (f osc /2) bit 0 unimplemented: read as ? 0 ? note 1: when 32-bit operation is enabled (t2con<3> or t4con<3> = 1 ), these bits have no effect on timery operation; all timer functions are set through t2con and t4con. 2: if tcs = 1 , rpinrx (tyck) must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information. 3: changing the value of tycon while the timer is running (ton = 1 ) causes the timer prescale counter to reset and is not recommended.
pic24fj256ga110 family ds39905e-page 162 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 163 pic24fj256ga110 family 13.0 input capture with dedicated timer devices in the pic24fj256ga110 family all feature 9 independent enhanced input capture modules. each of the modules offers a wide range of configuration and operating options for capturing external pulse events and generating interrupts. key features of the enhanced output module include: ? hardware-configurable for 32-bit operation in all modes by cascading two adjacent modules ? synchronous and trigger modes of output compare operation, with up to 30 user-selectable trigger/sync sources available ? a 4-level fifo buffer for capturing and holding timer values for several events ? configurable interrupt generation ? up to 6 clock sources available for each module, driving a separate internal 16-bit counter the module is controlled through two registers: icxcon1 ( register 13-1 ) and icxcon2 ( register 13-2 ). a general block diagram of the module is shown in figure 13-1 . 13.1 general operating modes 13.1.1 synchronous and trigger modes by default, the enhanced input capture module oper- ates in a free-running mode. the internal 16-bit counter icxtmr counts up continuously, wrapping around from ffffh to 0000h on each overflow, with its period synchronized to the selected external clock source. when a capture event occurs, the current 16-bit value of the internal counter is written to the fifo buffer. in synchronous mode, the module begins capturing events on the icx pin as soon as its selected clock source is enabled. whenever an event occurs on the selected sync source, the internal counter is reset. in trigger mode, the module waits for a sync event from another internal module to occur before allowing the internal counter to run. standard, free-running operation is selected by setting the syncsel bits to ? 00000 ? and clearing the ictrig bit (icxcon2<7>). synchronous and trigger modes are selected any time the syncsel bits are set to any value except ? 00000 ?. the ictrig bit selects either synchronous or trigger mode; setting the bit selects trigger mode operation. in both modes, the syncsel bits determine the sync/trigger source. when the syncsel bits are set to ? 00000 ? and ictrig is set, the module operates in software trigger mode. in this case, capture operations are started by manually setting the trigstat bit (icxcon2<6>). figure 13-1: input capture block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 34. ?input capture with dedicated timer? (ds39722) icxbuf 4-level fifo buffer icx pin (1) icm<2:0> set icxif edge detect logic ici<1:0> (1) icov, icbne interrupt logic system bus prescaler counter 1:1/4/16 and clock synchronizer note 1: the icx inputs must be assigned to an available rpn pin before use. please see section 10.4 ?peripheral pin select? for more information. event and trigger and sync logic clock select ic clock sources trigger and sync sources ictsel<2:0> syncsel<4:0> trigger 16 16 16 icxtmr increment reset
pic24fj256ga110 family ds39905e-page 164 ? 2010 microchip technology inc. 13.1.2 cascaded (32-bit) mode by default, each module operates independently with its own 16-bit timer. to increase resolution, adjacent even and odd modules can be configured to function as a single 32-bit module. (for example, modules 1 and 2 are paired, as are modules 3 and 4, and so on.) the odd-numbered module (icx) provides the least signif- icant 16 bits of the 32-bit register pairs, and the even module (icy) provides the most significant 16 bits. wraparounds of the icx registers cause an increment of their corresponding icy registers. cascaded operation is configured in hardware by setting the ic32 bits (icxcon2<8>) for both modules. 13.2 capture operations the enhanced input capture module can be configured to capture timer values and generate interrupts on rising edges on icx, or all transitions on icx. captures can be configured to occur on all rising edges or just some (every 4th or 16th). interrupts can be indepen- dently configured to generate on each event or a subset of events. to set up the module for capture operations: 1. configure the icx input for one of the available peripheral pin select pins. 2. if synchronous mode is to be used, disable the sync source before proceeding. 3. make sure that any previous data has been removed from the fifo by reading icxbuf until the icbne bit (icxcon1<3>) is cleared. 4. set the syncsel bits (icxcon2<4:0>) to the desired sync/trigger source. 5. set the ictsel bits (icxcon1<12:10>) for the desired clock source. 6. set the ici bits (icxcon1<6:5>) to the desired interrupt frequency 7. select synchronous or trigger mode operation: a) check that the syncsel bits are not set to ? 00000 ?. b) for synchronous mode, clear the ictrig bit (icxcon2<7>). c) for trigger mode, set ictrig and clear the trigstat bit (icxcon2<6>). 8. set the icm bits (icxcon1<2:0>) to the desired operational mode. 9. enable the selected trigger/sync source. for 32-bit cascaded operations, the setup procedure is slightly different: 1. set the ic32 bits for both modules (icycon2<8> and (icxcon2<8>), enabling the even-numbered module first. this ensures the modules will start functioning in unison. 2. set the ictsel and syncsel bits for both modules to select the same sync/trigger and time base source. set the even module first, then the odd module. both modules must use the same ictsel and syncsel settings. 3. clear the ictrig bit of the even module (icycon2<7>); this forces the module to run in synchronous mode with the odd module, regardless of its trigger setting. 4. use the odd module?s ici bits (icxcon1<6:5>) to the desired interrupt frequency. 5. use the ictrig bit of the odd module (icxcon2<7>) to configure trigger or synchronous mode operation. 6. use the icm bits of the odd module (icxcon1<2:0>) to set the desired capture mode. the module is ready to capture events when the time base and the trigger/sync source are enabled. when the icbne bit (icxcon1<3>) becomes set, at least one capture value is available in the fifo. read input capture values from the fifo until the icbne clears to ? 0 ?. for 32-bit operation, read both the icxbuf and icybuf for the full 32-bit timer value (icxbuf for the lsw, icybuf for the msw). at least one capture value is available in the fifo buffer when the odd module?s icbne bit (icxcon1<3>) becomes set. continue to read the buffer registers until icbne is cleared (perform automatically by hardware). note: for synchronous mode operation, enable the sync source as the last step. both input capture modules are held in reset until the sync source is enabled.
? 2010 microchip technology inc. ds39905e-page 165 pic24fj256ga110 family register 13-1: icxcon1: input capture x control register 1 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 u-0 ? ? icsidl ictsel2 ictsel1 ictsel0 ? ? bit 15 bit 8 u-0 r/w-0 r/w-0 r-0, hcs r-0, hcs r/w-0 r/w-0 r/w-0 ? ici1 ici0 icov icbne icm2 (1) icm1 (1) icm0 (1) bit 7 bit 0 legend: hcs = hardware clearable/settable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 icsidl: input capture x module stop in idle control bit 1 = input capture module halts in cpu idle mode 0 = input capture module continues to operate in cpu idle mode bit 12-10 ictsel<2:0>: input capture timer select bits 111 = system clock (f osc /2) 110 = reserved 101 = reserved 100 = timer1 011 = timer5 010 = timer4 001 = timer2 000 = timer3 bit 9-7 unimplemented: read as ? 0 ? bit 6-5 ici<1:0>: select number of captures per interrupt bits 11 = interrupt on every fourth capture event 10 = interrupt on every third capture event 01 = interrupt on every second capture event 00 = interrupt on every capture event bit 4 icov: input capture x overflow status flag bit (read-only) 1 = input capture overflow occurred 0 = no input capture overflow occurred bit 3 icbne: input capture x buffer empty status bit (read-only) 1 = input capture buffer is not empty, at least one more capture value can be read 0 = input capture buffer is empty bit 2-0 icm<2:0>: input capture mode select bits (1) 111 = interrupt mode: input capture functions as interrupt pin only when device is in sleep or idle mode (rising edge detect only, all other control bits are not applicable) 110 = unused (module disabled) 101 = prescaler capture mode: capture on every 16th rising edge 100 = prescaler capture mode: capture on every 4th rising edge 011 = simple capture mode: capture on every rising edge 010 = simple capture mode: capture on every falling edge 001 = edge detect capture mode: capture on every edge (rising and falling), ici<1:0> bits do not control interrupt generation for this mode 000 = input capture module turned off note 1: the icx input must also be configured to an available rpn pin. for more information, see section 10.4 ?peripheral pin select? .
pic24fj256ga110 family ds39905e-page 166 ? 2010 microchip technology inc. register 13-2: icxcon2: input capture x control register 2 u-0 u-0 u-0 u-0 u-0 u-0 u-0 r/w-0 ? ? ? ? ? ? ?ic32 bit 15 bit 8 r/w-0 r/w-0, hs u-0 r/w-0 r/w-1 r/w-1 r/w-0 r/w-1 ictrig trigstat ? syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 bit 7 bit 0 legend: hs = hardware settable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-9 unimplemented: read as ? 0 ? bit 8 ic32: cascade two ic modules enable bit (32-bit operation) 1 = icx and icy operate in cascade as a 32-bit module (this bit must be set in both modules) 0 = icx functions independently as a 16-bit module bit 7 ictrig: icx trigger/sync select bit 1 = trigger icx from source designated by syncselx bits 0 = synchronize icx with source designated by syncselx bits bit 6 trigstat: timer trigger status bit 1 = timer source has been triggered and is running (set in hardware, can be set in software) 0 = timer source has not been triggered and is being held clear bit 5 unimplemented: read as ? 0 ? bit 4-0 syncsel<4:0>: trigger/synchronization source selection bits 11111 = reserved 11110 = input capture 9 11101 = input capture 6 11100 = ctmu (1) 11011 = a/d (1) 11010 = comparator 3 (1) 11001 = comparator 2 (1) 11000 = comparator 1 (1) 10111 = input capture 4 10110 = input capture 3 10101 = input capture 2 10100 = input capture 1 10011 = input capture 8 10010 = input capture 7 1000x = reserved 01111 = timer5 01110 = timer4 01101 = timer3 01100 = timer2 01011 = timer1 01010 = input capture 5 01001 = output compare 9 01000 = output compare 8 00111 = output compare 7 00110 = output compare 6 00101 = output compare 5 00100 = output compare 4 00011 = output compare 3 00010 = output compare 2 00001 = output compare 1 00000 = not synchronized to any other module note 1: use these inputs as trigger sources only and never as sync sources.
? 2010 microchip technology inc. ds39905e-page 167 pic24fj256ga110 family 14.0 output compare with dedicated timer devices in the pic24fj256ga110 family all feature 9 independent enhanced output compare modules. each of these modules offers a wide range of configu- ration and operating options for generating pulse trains on internal device events, and can produce pulse-width modulated (pwm) waveforms for driving power applications. key features of the enhanced output compare module include: ? hardware-configurable for 32-bit operation in all modes by cascading two adjacent modules ? synchronous and trigger modes of output compare operation, with up to 30 user-selectable trigger/sync sources available ? two separate period registers (a main register, ocxr, and a secondary register, ocxrs) for greater flexibility in generating pulses of varying widths ? configurable for single pulse or continuous pulse generation on an output event, or continuous pwm waveform generation ? up to 6 clock sources available for each module, driving a separate internal 16-bit counter 14.1 general operating modes 14.1.1 synchronous and trigger modes by default, the enhanced output compare module oper- ates in a free-running mode. the internal, 16-bit coun- ter, ocxtmr, counts up continuously, wrapping around from ffffh to 0000h on each overflow, with its period synchronized to the selected external clock source. compare or pwm events are generated each time a match between the internal counter and one of the period registers occurs. in synchronous mode, the module begins performing its compare or pwm operation as soon as its selected clock source is enabled. whenever an event occurs on the selected sync source, the module?s internal counter is reset. in trigger mode, the module waits for a sync event from another internal module to occur before allowing the counter to run. free-running mode is selected by default, or any time that the syncsel bits (ocxcon2<4:0>) are set to ? 00000 ?. synchronous or trigger modes are selected any time the syncsel bits are set to any value except ? 00000 ?. the octrig bit (ocxcon2<7>) selects either synchronous or trigger mode; setting the bit selects trigger mode operation. in both modes, the syncsel bits determine the sync/trigger source. 14.1.2 cascaded (32-bit) mode by default, each module operates independently with its own set of 16-bit timer and duty cycle registers. to increase resolution, adjacent even and odd modules can be configured to function as a single 32-bit module. (for example, modules 1 and 2 are paired, as are modules 3 and 4, and so on.) the odd-numbered module (ocx) provides the least significant 16 bits of the 32-bit register pairs, and the even module (ocy) provides the most significant 16 bits. wraparounds of the ocx registers cause an increment of their corresponding ocy registers. cascaded operation is configured in hardware by setting the oc32 bits (ocxcon2<8>) for both modules. note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 35. ?output compare with dedicated timer? (ds39723)
pic24fj256ga110 family ds39905e-page 168 ? 2010 microchip technology inc. 14.2 compare operations in compare mode ( figure 14-1 ), the enhanced output compare module can be configured for single-shot or continuous pulse generation; it can also repeatedly toggle an output pin on each timer event. to set up the module for compare operations: 1. configure the ocx output for one of the available peripheral pin select pins. 2. calculate the required values for the ocxr and (for double compare modes) ocxrs duty cycle registers: a) determine the instruction clock cycle time. take into account the frequency of the external clock to the timer source (if one is used) and the timer prescaler settings. b) calculate time to the rising edge of the out- put pulse relative to the timer start value (0000h). c) calculate the time to the falling edge of the pulse based on the desired pulse width and the time to the rising edge of the pulse. 3. write the rising edge value to ocxr, and the falling edge value to ocxrs. 4. set the timer period register, pry, to a value equal to or greater than the value in ocxrs. 5. set the ocm<2:0> bits for the appropriate compare operation (= 0xx ). 6. for trigger mode operations, set octrig to enable trigger mode. set or clear trigmode to configure trigger operation, and trigstat to select a hardware or software trigger. for synchronous mode, clear octrig. 7. set the syncsel<4:0> bits to configure the trigger or synchronization source. if free-running timer operation is required, set the syncsel bits to ? 00000 ? (no sync/trigger source). 8. select the time base source with the octsel<2:0> bits. if necessary, set the ton bit for the selected timer which enables the compare time base to count. synchronous mode operation starts as soon as the time base is enabled; trigger mode operation starts after a trigger source event occurs. figure 14-1: output compare block diagram (16-bit mode) ocxr comparator ocxtmr ocxcon1 ocxcon2 oc output and ocx interrupt ocx pin (1) ocxrs comparator fault logic match event match event trigger and sync logic clock select increment reset oc clock sources trigger and sync sources reset match event ocfa/ocfb octselx syncselx trigstat trigmode octrig ocmx ocinv octris fltout flttrien fltmd enflt0 ocflt0 note 1: the ocx outputs must be assigned to an av ailable rpn pin before use. please see section 10.4 ?peripheral pin select? for more information.
? 2010 microchip technology inc. ds39905e-page 169 pic24fj256ga110 family for 32-bit cascaded operation, these steps are also necessary: 1. set the oc32 bits for both registers (ocycon2<8> and (ocxcon2<8>). enable the even-numbered module first to ensure the modules will start functioning in unison. 2. clear the octrig bit of the even module (ocycon2<7>), so the module will run in synchronous mode. 3. configure the desired output and fault settings for ocycon2. 4. force the output pin for ocx to the output state by clearing the octris bit. 5. if trigger mode operation is required, configure the trigger options in ocx by using the octrig (ocxcon2<7>), trigstat (ocxcon2<6>) and syncsel (ocxcon2<4:0>) bits. 6. configure the desired compare or pwm mode of operation (ocm<2:0>) for ocycon1 first, then for ocxcon1. depending on the output mode selected, the module holds the ocx pin in its default state and forces a tran- sition to the opposite state when ocxr matches the timer. in double compare modes, ocx is forced back to its default state when a match with ocxrs occurs. the ocxif interrupt flag is set after an ocxr match in single compare modes, and after each ocxrs match in double compare modes. single-shot pulse events only occur once, but may be repeated by simply rewriting the value of the ocxcon1 register. continuous pulse events continue indefinitely until terminated. 14.3 pulse-width modulation (pwm) mode in pwm mode, the enhanced output compare module can be configured for edge-aligned or center-aligned pulse waveform generation. all pwm operations are double-buffered (buffer registers are internal to the module and are not mapped into sfr space). to set up the module for pwm operations: 1. configure the ocx output for one of the available peripheral pin select pins. 2. calculate the desired duty cycles and load them into the ocxr register. 3. calculate the desired period and load it into the ocxrs register. 4. select the current ocx as the synchronization source by writing 0x1f to syncsel<4:0> (ocxcon2<4:0>) and clearing octrig (ocxcon2<7>). 5. select a clock source by writing to the octsel2<2:0> (ocxcon<12:10>) bits. 6. enable interrupts, if required, for the timer and output compare modules. the output compare interrupt is required for pwm fault pin utilization. 7. select the desired pwm mode in the ocm<2:0> (ocxcon1<2:0>) bits. 8. if a timer is selected as a clock source, set the tmry prescale value and enable the time base by setting the ton (txcon<15>) bit. note: this peripheral contains input and output functions that may need to be configured by the peripheral pin select. see section 10.4 ?peripheral pin select? for more information.
pic24fj256ga110 family ds39905e-page 170 ? 2010 microchip technology inc. figure 14-2: output compare block diagram (double-buffered, 16-bit pwm mode) 14.3.1 pwm period the pwm period is specified by writing to pry, the timer period register. the pwm period can be calculated using equation 14-1 . equation 14-1: calculating the pwm period (1) 14.3.2 pwm duty cycle the pwm duty cycle is specified by writing to the ocxrs and ocxr registers. the ocxrs and ocxr registers can be written to at any time, but the duty cycle value is not latched until a match between pry and tmry occurs (i.e., the period is complete). this provides a double buffer for the pwm duty cycle and is essential for glitchless pwm operation. some important boundary parameters of the pwm duty cycle include: ? if ocxr, ocxrs and pry are all loaded with 0000h, the ocx pin will remain low (0% duty cycle). ? if ocxrs is greater than pry, the pin will remain high (100% duty cycle). see example 14-1 for pwm mode timing details. table 14-1 and table 14-2 show example pwm frequencies and resolutions for a device operating at 4 mips and 10 mips, respectively. ocxr buffer comparator ocxtmr ocxcon1 ocxcon2 oc output and ocx interrupt ocx pin ocxrs buffer comparator fault logic (1) match match trigger and sync logic clock select increment reset oc clock sources trigger and sync sources reset match event ocfa/ocfb octselx syncselx trigstat trigmode octrig ocmx ocinv octris fltout flttrien fltmd enflt0 ocflt0 ocxr ocxrs event event rollover rollover/reset rollover/reset note 1: the ocx outputs must be assigned to an available rpn pin before use. please see section 10.4 ?peripheral pin select? for more information. note: a pry value of n will produce a pwm period of n + 1 time base count cycles. for example, a value of 7 written into the pry register will yield a period consisting of 8 time base cycles. pwm period = [(pry) + 1] ? t cy ? (timer prescale value) pwm frequency = 1/[pwm period] where: note 1: based on t cy = t osc * 2, doze mode and pll are disabled.
? 2010 microchip technology inc. ds39905e-page 171 pic24fj256ga110 family equation 14-2: calculation for maximum pwm resolution (1) example 14-1: pwm period and duty cycle calculations (1) table 14-1: example pwm frequencies and resolutions at 4 mips (f cy = 4 mhz) (1) table 14-2: example pwm frequencies and resolutions at 16 mips (f cy = 16 mhz) (1) pwm frequency 7.6 hz 61 hz 122 hz 977 hz 3.9 khz 31.3 khz 125 khz timer prescaler ratio 8111111 period register value ffffh ffffh 7fffh 0fffh 03ffh 007fh 001fh resolution (bits) 16 16 15 12 10 7 5 note 1: based on f cy = f osc /2, doze mode and pll are disabled. pwm frequency 30.5 hz 244 hz 488 hz 3.9 khz 15.6 khz 125 khz 500 khz timer prescaler ratio 8111111 period register value ffffh ffffh 7fffh 0fffh 03ffh 007fh 001fh resolution (bits) 16 16 15 12 10 7 5 note 1: based on f cy = f osc /2, doze mode and pll are disabled. ( ) maximum pwm resolution (bits) = f cy f pwm ? (timer prescale value) log 10 log 10 (2) bits note 1: based on f cy = f osc /2, doze mode and pll are disabled. 1. find the timer period register value for a desired pwm frequency of 52.08 khz, where f osc = 8 mhz with pll (32 mhz device clock rate) and a timer2 prescaler setting of 1:1. t cy = 2 * t osc = 62.5 ns pwm period = 1/pwm frequency = 1/52.08 khz = 19.2 ? s pwm period = (pr2 + 1) ? t cy ? (timer2 prescale value) 19.2 ? s = (pr2 + 1) ? 62.5 ns ? 1 pr2 = 306 2. find the maximum resolution of the duty cycle that can be used with a 52.08 khz frequency and a 32 mhz device clock rate: pwm resolution = log 10 (f cy /f pwm )/log 10 2) bits =(log 10 (16 mhz/52.08 khz)/log 10 2) bits = 8.3 bits note 1: based on t cy = 2 * t osc , doze mode and pll are disabled.
pic24fj256ga110 family ds39905e-page 172 ? 2010 microchip technology inc. register 14-1: ocxcon1: output compare x control 1 register u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 u-0 ? ? ocsidl octsel2 octsel1 octsel0 ? ? bit 15 bit 8 r/w-0 u-0 u-0 r/w-0, hcs r/w-0 r/w-0 r/w-0 r/w-0 enflt0 ? ? ocflt0 trigmode ocm2 (1) ocm1 (1) ocm0 (1) bit 7 bit 0 legend: hcs = hardware clearable/settable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 ocsidl: stop output compare x in idle mode control bit 1 = output compare x halts in cpu idle mode 0 = output compare x continues to operate in cpu idle mode bit 12-10 octsel<2:0>: output compare x timer select bits 111 = peripheral clock (f cy ) 110 = reserved 101 = reserved 100 = timer1 011 = timer5 010 = timer4 001 = timer3 000 = timer2 bit 9-8 unimplemented: read as ? 0 ? bit 7 enflt0: fault 0 input enable bit 1 = fault 0 input is enabled 0 = fault 0 input is disabled bit 6-5 unimplemented: read as ? 0 ? bit 4 ocflt0: pwm fault condition status bit 1 = pwm fault condition has occurred (cleared in hw only) 0 = no pwm fault condition has occurred (this bit is only used when ocm<2:0> = 111 ) bit 3 trigmode: trigger status mode select bit 1 = trigstat (ocxcon2<6>) is cleared when ocxrs = ocxtmr or in software 0 = trigstat is only cleared by software bit 2-0 ocm<2:0>: output compare x mode select bits (1) 111 = center-aligned pwm mode on ocx (2) 110 = edge-aligned pwm mode on ocx (2) 101 = double compare continuous pulse mode: initialize ocx pin low, toggle ocx state continuously on alternate matches of ocxr and ocxrs 100 = double compare single-shot mode: initialize ocx pin low, toggle ocx state on matches of ocxr and ocxrs for one cycle 011 = single compare continuous pulse mode: compare events continuously toggle ocx pin 010 = single compare single-shot mode: initialize ocx pin high, compare event forces ocx pin low 001 = single compare single-shot mode: initialize ocx pin low, compare event forces ocx pin high 000 = output compare channel is disabled note 1: the ocx output must also be configured to an available rpn pin. for more information, see section 10.4 ?peripheral pin select? . 2: ocfa pin controls oc1-oc4 channels; ocfb pin controls the oc5-oc9 channels. ocxr and ocxrs are double-buffered only in pwm modes.
? 2010 microchip technology inc. ds39905e-page 173 pic24fj256ga110 family register 14-2: ocxcon2: output compare x control 2 register r/w-0 r/w-0 r/w-0 r/w-0 u-0 u-0 u-0 r/w-0 fltmd fltout flttrien ocinv ? ? ? oc32 bit 15 bit 8 r/w-0 r/w-0, hs r/w-0 r/w-0 r/w-1 r/w-1 r/w-0 r/w-0 octrig trigstat octris syncsel4 syncsel3 syncsel2 syncsel1 syncsel0 bit 7 bit 0 legend: hs = hardware settable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 fltmd: fault mode select bit 1 = fault mode is maintained until the fault source is removed and the corresponding ocflt0 bit is cleared in software 0 = fault mode is maintained until the fault source is removed and a new pwm period starts bit 14 fltout: fault out bit 1 = pwm output is driven high on a fault 0 = pwm output is driven low on a fault bit 13 flttrien: fault output state select bit 1 = pin is forced to an output on a fault condition 0 = pin i/o condition is unaffected by a fault bit 12 ocinv: ocmp invert bit 1 = ocx output is inverted 0 = ocx output is not inverted bit 11-9 unimplemented: read as ? 0 ? bit 8 oc32: cascade two oc modules enable bit (32-bit operation) 1 = cascade module operation enabled 0 = cascade module operation disabled bit 7 octrig: ocx trigger/sync select bit 1 = trigger ocx from source designated by syncselx bits 0 = synchronize ocx with source designated by syncselx bits bit 6 trigstat: timer trigger status bit 1 = timer source has been triggered and is running 0 = timer source has not been triggered and is being held clear bit 5 octris: ocx output pin direction select bit 1 = ocx pin is tristated 0 = output compare peripheral x connected to the ocx pin note 1: never use an oc module as its own trigger source, either by selecting this mode or another equivalent syncsel setting. 2: use these inputs as trigger sources only and never as sync sources.
pic24fj256ga110 family ds39905e-page 174 ? 2010 microchip technology inc. bit 4-0 syncsel<4:0>: trigger/synchronization source selection bits 11111 = this oc module (1) 11110 = input capture 9 (2) 11101 = input capture 6 (2) 11100 = ctmu (2) 11011 = a/d (2) 11010 = comparator 3 (2) 11001 = comparator 2 (2) 11000 = comparator 1 (2) 10111 = input capture 4 (2) 10110 = input capture 3 (2) 10101 = input capture 2 (2) 10100 = input capture 1 (2) 10011 = input capture 8 (2) 10010 = input capture 7 (2) 1000x = reserved 01111 = timer5 01110 = timer4 01101 = timer3 01100 = timer2 01011 = timer1 01010 = input capture 5 (2) 01001 = output compare 9 (1) 01000 = output compare 8 (1) 00111 = output compare 7 (1) 00110 = output compare 6 (1) 00101 = output compare 5 (1) 00100 = output compare 4 (1) 00011 = output compare 3 (1) 00010 = output compare 2 (1) 00001 = output compare 1 (1) 00000 = not synchronized to any other module register 14-2: ocxcon2: output compare x control 2 register (continued) note 1: never use an oc module as its own trigger source, either by selecting this mode or another equivalent syncsel setting. 2: use these inputs as trigger sources only and never as sync sources.
? 2010 microchip technology inc. ds39905e-page 175 pic24fj256ga110 family 15.0 serial peripheral interface (spi ) the serial peripheral interface (spi) module is a synchronous serial interface useful for communicating with other peripheral or microcontroller devices. these peripheral devices may be serial eeproms, shift reg- isters, display drivers, a/d converters, etc. the spi module is compatible with motorola?s spi and siop interfaces. all devices of the pic24fj256ga110 family include three spi modules the module supports operation in two buffer modes. in standard mode, data is shifted through a single serial buffer. in enhanced buffer mode, data is shifted through an 8-level fifo buffer. the module also supports a basic framed spi protocol while operating in either master or slave mode. a total of four framed spi configurations are supported. the spi serial interface consists of four pins: ? sdix: serial data input ? sdox: serial data output ? sckx: shift clock input or output ? ssx : active-low slave select or frame synchronization i/o pulse the spi module can be configured to operate using 2, 3 or 4 pins. in the 3-pin mode, ssx is not used. in the 2-pin mode, both sdox and ssx are not used. block diagrams of the module in standard and enhanced modes are shown in figure 15-1 and figure 15-2 . note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 23. ?serial peripheral interface (spi)? (ds39699). note: do not perform read-modify-write opera- tions (such as bit-oriented instructions) on the spixbuf register in either standard or enhanced buffer mode. note: in this section, the spi modules are referred to together as spix or separately as spi1, spi2 or spi3. special function registers will follow a similar notation. for example, spixcon1 and spixcon2 refer to the control registers for any of the 3 spi modules.
pic24fj256ga110 family ds39905e-page 176 ? 2010 microchip technology inc. to set up the spi module for the standard master mode of operation: 1. if using interrupts: a) clear the spixif bit in the respective ifsx register. b) set the spixie bit in the respective iecx register. c) write the spixip bits in the respective ipcx register to set the interrupt priority. 2. write the desired settings to the spixcon1 and spixcon2 registers with the msten bit (spixcon1<5>) = 1 . 3. clear the spirov bit (spixstat<6>). 4. enable spi operation by setting the spien bit (spixstat<15>). 5. write the data to be transmitted to the spixbuf register. transmission (and reception) will start as soon as data is written to the spixbuf register. to set up the spi module for the standard slave mode of operation: 1. clear the spixbuf register. 2. if using interrupts: a) clear the spixif bit in the respective ifsx register. b) set the spixie bit in the respective iecx register. c) write the spixip bits in the respective ipcx register to set the interrupt priority. 3. write the desired settings to the spixcon1 and spixcon2 registers with the msten bit (spixcon1<5>) = 0 . 4. clear the smp bit. 5. if the cke bit is set, then the ssen bit (spixcon1<8>) must be set to enable the ssx pin. 6. clear the spirov bit (spixstat<6>). 7. enable spi operation by setting the spien bit (spixstat<15>). figure 15-1: spix mo dule block diagram (standard mode) internal data bus sdix sdox ssx /fsyncx sckx spixsr bit 0 shift control edge select f cy primary 1:1/4/16/64 enable prescaler sync clock control spixbuf control transfer transfer write spixbuf read spixbuf 16 spixcon1<1:0> spixcon1<4:2> master clock secondary prescaler 1:1 to 1:8
? 2010 microchip technology inc. ds39905e-page 177 pic24fj256ga110 family to set up the spi module for the enhanced buffer master mode of operation: 1. if using interrupts: a) clear the spixif bit in the respective ifsx register. b) set the spixie bit in the respective iecx register. c) write the spixip bits in the respective ipcx register. 2. write the desired settings to the spixcon1 and spixcon2 registers with the msten bit (spixcon1<5>) = 1 . 3. clear the spirov bit (spixstat<6>). 4. select enhanced buffer mode by setting the spiben bit (spixcon2<0>). 5. enable spi operation by setting the spien bit (spixstat<15>). 6. write the data to be transmitted to the spixbuf register. transmission (and reception) will start as soon as data is written to the spixbuf register. to set up the spi module for the enhanced buffer slave mode of operation: 1. clear the spixbuf register. 2. if using interrupts: a) clear the spixif bit in the respective ifsx register. b) set the spixie bit in the respective iecx register. c) write the spixip bits in the respective ipcx register to set the interrupt priority. 3. write the desired settings to the spixcon1 and spixcon2 registers with the msten bit (spixcon1<5>) = 0 . 4. clear the smp bit. 5. if the cke bit is set, then the ssen bit must be set, thus enabling the ssx pin. 6. clear the spirov bit (spixstat<6>). 7. select enhanced buffer mode by setting the spiben bit (spixcon2<0>). 8. enable spi operation by setting the spien bit (spixstat<15>). figure 15-2: spix module bl ock diagram (enhanced mode) internal data bus sdix sdox ssx /fsyncx sckx spixsr bit0 shift control edge select f cy primary 1:1/4/16/64 enable prescaler secondary prescaler 1:1 to 1:8 sync clock control spixbuf control transfer transfer write spixbuf read spixbuf 16 spixcon1<1:0> spixcon1<4:2> master clock 8-level fifo transmit buffer 8-level fifo receive buffer
pic24fj256ga110 family ds39905e-page 178 ? 2010 microchip technology inc. register 15-1: spixstat: spix status and control register r/w-0 u-0 r/w-0 u-0 u-0 r-0 r-0 r-0 spien (1) ? spisidl ? ? spibec2 spibec1 spibec0 bit 15 bit 8 r-0 r/c-0, hs r-0 r/w-0 r/w-0 r/w-0 r-0 r-0 srmpt spirov srxmpt sisel2 sisel1 sisel0 spitbf spirbf bit 7 bit 0 legend: c = clearable bit hs = hardware settable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 spien: spix enable bit (1) 1 = enables module and configures sckx, sdox, sdix and ssx as serial port pins 0 = disables module bit 14 unimplemented: read as ? 0 ? bit 13 spisidl: stop in idle mode bit 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12-11 unimplemented: read as ? 0 ? bit 10-8 spibec<2:0>: spix buffer element count bits (valid in enhanced buffer mode) master mode: number of spi transfers pending. slave mode: number of spi transfers unread. bit 7 srmpt: shift register (spixsr) empty bit (valid in enhanced buffer mode) 1 = spix shift register is empty and ready to send or receive 0 = spix shift register is not empty bit 6 spirov: receive overflow flag bit 1 = a new byte/word is completely received and discarded. the user software has not read the previous data in the spixbuf register. 0 = no overflow has occurred bit 5 srxmpt: receive fifo empty bit (valid in enhanced buffer mode) 1 = receive fifo is empty 0 = receive fifo is not empty bit 4-2 sisel<2:0>: spix buffer interrupt mode bits (valid in enhanced buffer mode) 111 = interrupt when spix transmit buffer is full (spitbf bit is set) 110 = interrupt when last bit is shifted into spixsr; as a result, the tx fifo is empty 101 = interrupt when the last bit is shifted out of spixsr; now the transmit is complete 100 = interrupt when one data is shifted into the spixsr; as a result, the tx fifo has one open spot 011 = interrupt when spix receive buffer is full (spirbf bit set) 010 = interrupt when spix receive buffer is 3/4 or more full 001 = interrupt when data is available in receive buffer (srmpt bit is set) 000 = interrupt when the last data in the receive buffer is read; as a result, the buffer is empty (srxmpt bit set) note 1: if spien = 1 , these functions must be assigned to available rpn pins (or to asck1 for the sck1 output) before use. see section 10.4 ?peripheral pin select? for more information.
? 2010 microchip technology inc. ds39905e-page 179 pic24fj256ga110 family bit 1 spitbf: spix transmit buffer full status bit 1 = transmit not yet started, spixtxb is full 0 = transmit started, spixtxb is empty in standard buffer mode: automatically set in hardware when cpu writes spixbuf location, loading spixtxb. automatically cleared in hardware when spix module transfers data from spixtxb to spixsr. in enhanced buffer mode: automatically set in hardware when cpu writes spixbuf location, loading the last available buffer location. automatically cleared in hardware when a buffer location is available for a cpu write. bit 0 spirbf: spix receive buffer full status bit 1 = receive complete, spixrxb is full 0 = receive is not complete, spixrxb is empty in standard buffer mode: automatically set in hardware when spix transfers data from spixsr to spixrxb. automatically cleared in hardware when core reads spixbuf location, reading spixrxb. in enhanced buffer mode: automatically set in hardware when spix transfers data from spixsr to buffer, filling the last unread buffer location. automatically cleared in hardware when a buffer location is available for a transfer from spixsr. register 15-1: spixstat: spix status and control register (continued) note 1: if spien = 1 , these functions must be assigned to available rpn pins (or to asck1 for the sck1 output) before use. see section 10.4 ?peripheral pin select? for more information.
pic24fj256ga110 family ds39905e-page 180 ? 2010 microchip technology inc. register 15-2: spi x con1: spix control register 1 u-0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ? ? ? dissck (1) dissdo (2) mode16 smp cke (3) bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ssen (4) ckp msten spre2 spre1 spre0 ppre1 ppre0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-13 unimplemented: read as ? 0 ? bit 12 dissck: disable sckx pin bit (spi master modes only) (1) 1 = internal spi clock is disabled; pin functions as i/o 0 = internal spi clock is enabled bit 11 dissdo: disable sdox pin bit (2) 1 = sdox pin is not used by module; pin functions as i/o 0 = sdox pin is controlled by the module bit 10 mode16: word/byte communication select bit 1 = communication is word-wide (16 bits) 0 = communication is byte-wide (8 bits) bit 9 smp: spix data input sample phase bit master mode: 1 = input data sampled at end of data output time 0 = input data sampled at middle of data output time slave mode: smp must be cleared when spix is used in slave mode. bit 8 cke: spix clock edge select bit (3) 1 = serial output data changes on transition from active clock state to idle clock state (see bit 6) 0 = serial output data changes on transition from idle clock state to active clock state (see bit 6) bit 7 ssen: slave select enable (slave mode) bit (4) 1 =ssx pin used for slave mode 0 =ssx pin not used by module; pin controlled by port function bit 6 ckp: clock polarity select bit 1 = idle state for clock is a high level; active state is a low level 0 = idle state for clock is a low level; active state is a high level bit 5 msten: master mode enable bit 1 = master mode 0 =slave mode note 1: if dissck = 0 , sckx must be configured to an available rpn pin (or to asck1 for spi1). see section 10.4 ?peripheral pin select? for more information. 2: if dissdo = 0 , sdox must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information. 3: the cke bit is not used in the framed spi modes. the user should program this bit to ? 0 ? for the framed spi modes (frmen = 1 ). 4: if ssen = 1 , ssx must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information.
? 2010 microchip technology inc. ds39905e-page 181 pic24fj256ga110 family bit 4-2 spre<2:0>: secondary prescale bits (master mode) 111 = secondary prescale 1:1 110 = secondary prescale 2:1 ... 000 = secondary prescale 8:1 bit 1-0 ppre<1:0>: primary prescale bits (master mode) 11 = primary prescale 1:1 10 = primary prescale 4:1 01 = primary prescale 16:1 00 = primary prescale 64:1 register 15-2: spi x con1: spix control register 1 (continued) note 1: if dissck = 0 , sckx must be configured to an available rpn pin (or to asck1 for spi1). see section 10.4 ?peripheral pin select? for more information. 2: if dissdo = 0 , sdox must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information. 3: the cke bit is not used in the framed spi modes. the user should program this bit to ? 0 ? for the framed spi modes (frmen = 1 ). 4: if ssen = 1 , ssx must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information. register 15-3: spixcon2: spix control register 2 r/w-0 r/w-0 r/w-0 u-0 u-0 u-0 u-0 u-0 frmen spifsd spifpol ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 r/w-0 r/w-0 ? ? ? ? ? ? spife spiben bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 frmen: framed spix support bit 1 = framed spix support enabled 0 = framed spix support disabled bit 14 spifsd: frame sync pulse direction control on ssx pin bit 1 = frame sync pulse input (slave) 0 = frame sync pulse output (master) bit 13 spifpol: frame sync pulse polarity bit (frame mode only) 1 = frame sync pulse is active-high 0 = frame sync pulse is active-low bit 12-2 unimplemented: read as ? 0 ? bit 1 spife: frame sync pulse edge select bit 1 = frame sync pulse coincides with first bit clock 0 = frame sync pulse precedes first bit clock bit 0 spiben: enhanced buffer enable bit 1 = enhanced buffer enabled 0 = enhanced buffer disabled (legacy mode)
pic24fj256ga110 family ds39905e-page 182 ? 2010 microchip technology inc. figure 15-3: spi master/slave connection (standard mode) figure 15-4: spi master/slave connection (enhanced buffer modes) serial receive buffer (spixrxb) shift register (spixsr) lsb msb sdix sdox processor 2 (spi slave) sckx ssx (1) serial transmit buffer (spixtxb) serial receive buffer (spixrxb) shift register (spixsr) msb lsb sdox sdix processor 1 (spi master) serial clock ssen (spixcon1<7>) = 1 and msten (spixcon1<5>) = 0 note 1: using the ssx pin in slave mode of operation is optional. 2: user must write transmit data to read received data from spixbuf. the spixtxb and spixrxb registers are memory mapped to spixbuf. sckx serial transmit buffer (spixtxb) msten (spixcon1<5>) = 1 ) spix buffer (spixbuf) (2) spix buffer (spixbuf) (2) shift register (spixsr) lsb msb sdix sdox processor 2 (spi enhanced buffer slave) sckx ssx (1) shift register (spixsr) msb lsb sdox sdix processor 1 (spi enha nced buffer master) serial clock ssen (spixcon1<7>) = 1 , note 1: using the ssx pin in slave mode of operation is optional. 2: user must write transmit data to read received data from spixbuf. the spixtxb and spixrxb registers are memory mapped to spixbuf. ssx sckx 8-level fifo buffer msten (spixcon1<5>) = 1 and spix buffer (spixbuf) (2) 8-level fifo buffer spix buffer (spixbuf) (2) spiben (spixcon2<0>) = 1 msten (spixcon1<5>) = 0 and spiben (spixcon2<0>) = 1
? 2010 microchip technology inc. ds39905e-page 183 pic24fj256ga110 family figure 15-5: spi master, fram e master connection diagram figure 15-6: spi master, f rame slave connection diagram figure 15-7: spi slave, frame master connection diagram figure 15-8: spi slave, fram e slave connection diagram sdox sdix pic24f serial clock ssx sckx frame sync pulse sdix sdox processor 2 ssx sckx (spi master, frame master) sdox sdix pic24f serial clock ssx sckx frame sync pulse sdix sdox processor 2 ssx sckx (spi master, frame slave) sdox sdix pic24f serial clock ssx sckx frame sync. pulse sdix sdox processor 2 ssx sckx (spi slave, frame master) sdox sdix pic24f serial clock ssx sckx frame sync pulse sdix sdox processor 2 ssx sckx (spi slave, frame slave)
pic24fj256ga110 family ds39905e-page 184 ? 2010 microchip technology inc. equation 15-1: relationship between device and spi clock speed (1) table 15-1: sample sck frequencies (1,2) f cy = 16 mhz secondary prescaler settings 1:12:14:16:18:1 primary prescaler settings 1:1 invalid 8000 4000 2667 2000 4:1 4000 2000 1000 667 500 16:1 1000 500 250 167 125 64:1 250 125 63 42 31 f cy = 5 mhz primary prescaler settings 1:1 5000 2500 1250 833 625 4:1 1250 625 313 208 156 16:1 313 156 78 52 39 64:17839201310 note 1: based on f cy = f osc /2, doze mode and pll are disabled. 2: sckx frequencies shown in khz. primary prescaler * secondary prescaler f cy f sck = note 1: based on f cy = f osc /2, doze mode and pll are disabled.
? 2010 microchip technology inc. ds39905e-page 185 pic24fj256ga110 family 16.0 inter-integrated circuit (i 2 c?) the inter-integrated circuit (i 2 c) module is a serial inter- face useful for communicating with other peripheral or microcontroller devices. these peripheral devices may be serial eeproms, display drivers, a/d converters, etc. the i 2 c module supports these features: ? independent master and slave logic ? 7-bit and 10-bit device addresses ? general call address, as defined in the i 2 c protocol ? clock stretching to provide delays for the processor to respond to a slave data request ? both 100 khz and 400 khz bus specifications. ? configurable address masking ? multi-master modes to prevent loss of messages in arbitration ? bus repeater mode, allowing the acceptance of all messages as a slave regardless of the address ? automatic scl a block diagram of the module is shown in figure 16-1 . 16.1 peripheral remapping options the i 2 c modules are tied to fixed pin assignments and cannot be reassigned to alternate pins using peripheral pin select. to allow some flexibility with peripheral multiplexing, the i2c2 module in 100-pin devices can be reassigned to the alternate pins designated as ascl2 and asda2 during device configuration. pin assignment is controlled by the i2c2sel configu- ration bit; programming this bit (= 0 ) multiplexes the module to the ascl2 and asda2 pins. 16.2 communicating as a master in a single master environment the details of sending a message in master mode depends on the communications protocol for the device being communicated with. typically, the sequence of events is as follows: 1. assert a start condition on sdax and sclx. 2. send the i 2 c device address byte to the slave with a write indication. 3. wait for and verify an acknowledge from the slave. 4. send the first data byte (sometimes known as the command) to the slave. 5. wait for and verify an acknowledge from the slave. 6. send the serial memory address low byte to the slave. 7. repeat steps 4 and 5 until all data bytes are sent. 8. assert a repeated start condition on sdax and sclx. 9. send the device address byte to the slave with a read indication. 10. wait for and verify an acknowledge from the slave. 11. enable master reception to receive serial memory data. 12. generate an ack or nack condition at the end of a received byte of data. 13. generate a stop condition on sdax and sclx. note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 24. ?inter-integrated circuit (i 2 c?)? (ds39702).
pic24fj256ga110 family ds39905e-page 186 ? 2010 microchip technology inc. figure 16-1: i 2 c? block diagram i2cxrcv internal data bus sclx sdax shift match detect i2cxadd start and stop bit detect clock address match clock stretching i2cxtrn lsb shift clock brg down counter reload control t cy /2 start and stop bit generation acknowledge generation collision detect i2cxcon i2cxstat control logic read lsb write read i2cxbrg i2cxrsr write read write read write read write read write read i2cxmsk
? 2010 microchip technology inc. ds39905e-page 187 pic24fj256ga110 family 16.3 setting baud rate when operating as a bus master to compute the baud rate generator reload value, use equation 16-1 . equation 16-1: computing baud rate reload value (1,2) 16.4 slave address masking the i2cxmsk register ( register 16-3 ) designates address bit positions as ?don?t care? for both 7-bit and 10-bit addressing modes. setting a particular bit loca- tion (= 1 ) in the i2cxmsk register causes the slave module to respond whether the corresponding address bit value is a ? 0 ? or a ? 1 ?. for example, when i2cxmsk is set to ? 00010000 ?, the slave module will detect both addresses: ? 0000000 ? and ? 0010000 ?. to enable address masking, the ipmi (intelligent peripheral management interface) must be disabled by clearing the ipmien bit (i2cxcon<11>). table 16-1: i 2 c? clock rates (1,2) table 16-2: i 2 c? reserved addresses (1) i2cxbrg f cy f scl ----------- - f cy 10 000 000 ?? ----------------------------- - ? ?? ?? 1 ? = f scl f cy i2cxbrg 1 f cy 10 000 000 ?? ----------------------------- - ++ --------------------------------------------------------------------- - = or note 1: based on f cy = f osc /2, doze mode and pll are disabled. 2: these clock rate values are for guidance only. the actual clock rate can be affected by various system level parameters. the actual clock rate should be measured in its intended application. note: as a result of changes in the i 2 c? proto- col, the addresses in tab l e 1 6- 2 are reserved and will not be acknowledged in slave mode. this includes any address mask settings that include any of these addresses. required system f scl f cy i2cxbrg value actual f scl (decimal) (hexadecimal) 100 khz 16 mhz 157 9d 100 khz 100 khz 8 mhz 78 4e 100 khz 100 khz 4 mhz 39 27 99 khz 400 khz 16 mhz 37 25 404 khz 400 khz 8 mhz 18 12 404 khz 400khz 4mhz 9 9 385khz 400khz 2mhz 4 4 385khz 1 mhz 16 mhz 13 d 1.026 mhz 1mhz 8mhz 6 6 1.026mhz 1mhz 4mhz 3 3 0.909mhz note 1: based on f cy = f osc /2, doze mode and pll are disabled. 2: these clock rate values are for guidance only. the actual clock rate can be affected by various system level parameters. the actual clock rate should be measured in its intended application. slave address r/w bit description 0000 000 0 general call address (2) 0000 000 1 start byte 0000 001 x cbus address 0000 010 x reserved 0000 011 x reserved 0000 1xx x hs mode master code 1111 1xx x reserved 1111 0xx x 10-bit slave upper byte (3) note 1: the address bits listed here will never cause an address match, independent of address mask settings. 2: the address will be acknowledged only if gcen = 1 . 3: match on this address can only occur on the upper byte in 10-bit addressing mode.
pic24fj256ga110 family ds39905e-page 188 ? 2010 microchip technology inc. register 16-1: i2cxcon: i2cx control register r/w-0 u-0 r/w-0 r/w-1, hc r/w-0 r/w-0 r/w-0 r/w-0 i2cen ? i2csidl sclrel ipmien a10m disslw smen bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0, hc r/w-0, hc r/w-0, hc r/w-0, hc r/w-0, hc gcen stren ackdt acken rcen pen rsen sen bit 7 bit 0 legend: hc = hardware clearable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 i2cen: i2cx enable bit 1 = enables the i2cx module and configures the sdax and sclx pins as serial port pins 0 = disables i2cx module. all i 2 c pins are controlled by port functions. bit 14 unimplemented: read as ? 0 ? bit 13 i2csidl: stop in idle mode bit 1 = discontinues module operation when device enters an idle mode 0 = continues module operation in idle mode bit 12 sclrel: sclx release control bit (when operating as i 2 c slave) 1 = releases sclx clock 0 = holds sclx clock low (clock stretch) if stren = 1 : bit is r/w (i.e., software may write ? 0 ? to initiate stretch and write ? 1 ? to release clock). hardware clear at beginning of slave transmission. hardware clear at end of slave reception. if stren = 0 : bit is r/s (i.e., software may only write ? 1 ? to release clock). hardware clear at beginning of slave transmission. bit 11 ipmien: intelligent peripheral management interface (ipmi) enable bit 1 = ipmi support mode is enabled; all addresses acknowledged 0 = ipmi mode disabled bit 10 a10m: 10-bit slave addressing bit 1 = i2cxadd is a 10-bit slave address 0 = i2cxadd is a 7-bit slave address bit 9 disslw: disable slew rate control bit 1 = slew rate control disabled 0 = slew rate control enabled bit 8 smen: smbus input levels bit 1 = enables i/o pin thresholds compliant with smbus specification 0 = disables smbus input thresholds bit 7 gcen: general call enable bit (when operating as i 2 c slave) 1 = enables interrupt when a general call address is received in the i2cxrsr (module is enabled for reception) 0 = general call address disabled bit 6 stren: sclx clock stretch enable bit (when operating as i 2 c slave) used in conjunction with the sclrel bit. 1 = enables software or receive clock stretching 0 = disables software or receive clock stretching
? 2010 microchip technology inc. ds39905e-page 189 pic24fj256ga110 family bit 5 ackdt: acknowledge data bit (when operating as i 2 c master. applicable during master receive.) value that will be transmitted when the software initiates an acknowledge sequence. 1 = sends nack during acknowledge 0 = sends ack during acknowledge bit 4 acken: acknowledge sequence enable bit (when operating as i 2 c master. applicable during master receive.) 1 = initiates acknowledge sequence on sdax and sclx pins and transmits ackdt data bit. hardware clear at end of master acknowledge sequence. 0 = acknowledge sequence not in progress bit 3 rcen: receive enable bit (when operating as i 2 c master) 1 = enables receive mode for i 2 c. hardware clear at end of eighth bit of master receive data byte. 0 = receives sequence not in progress bit 2 pen: stop condition enable bit (when operating as i 2 c master) 1 = initiates stop condition on sdax and sclx pins. hardware clear at end of master stop sequence. 0 = stop condition not in progress bit 1 rsen: repeated start condition enabled bit (when operating as i 2 c master) 1 = initiates repeated start condition on sdax and sclx pins. hardware clear at end of master repeated start sequence. 0 = repeated start condition not in progress bit 0 sen: start condition enabled bit (when operating as i 2 c master) 1 = initiates start condition on sdax and sclx pins. hardware clear at end of master start sequence. 0 = start condition not in progress register 16-1: i2cxcon: i2cx control register (continued)
pic24fj256ga110 family ds39905e-page 190 ? 2010 microchip technology inc. register 16-2: i2cxstat: i2cx status register r-0, hsc r-0, hsc u-0 u-0 u-0 r/c-0, hs r-0, hsc r-0, hsc ackstat trstat ? ? ? bcl gcstat add10 bit 15 bit 8 r/c-0, hs r/c-0, hs r-0, hsc r/c-0, hsc r/c-0, hsc r-0, hsc r-0, hsc r-0, hsc iwcol i2cov d/a psr/w rbf tbf bit 7 bit 0 legend: c = clearable bit hs = hardware settable bit hsc = hardware settable/clearable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 ackstat: acknowledge status bit 1 = nack was detected last 0 = ack was detected last hardware set or clear at end of acknowledge. bit 14 trstat: transmit status bit (when operating as i 2 c master. applicable to master transmit operation.) 1 = master transmit is in progress (8 bits + ack) 0 = master transmit is not in progress hardware set at beginning of master transmission. hardware clear at end of slave acknowledge. bit 13-11 unimplemented: read as ? 0 ? bit 10 bcl: master bus collision detect bit 1 = a bus collision has been detected during a master operation 0 = no collision hardware set at detection of bus collision. bit 9 gcstat: general call status bit 1 = general call address was received 0 = general call address was not received hardware set when address matches general call address. hardware clear at stop detection. bit 8 add10: 10-bit address status bit 1 = 10-bit address was matched 0 = 10-bit address was not matched hardware set at match of 2nd byte of matched 10-bit address. hardware clear at stop detection. bit 7 iwcol: write collision detect bit 1 = an attempt to write to the i2cxtrn register failed because the i 2 c module is busy 0 = no collision hardware set at occurrence of write to i2cxtrn while busy (cleared by software). bit 6 i2cov: receive overflow flag bit 1 = a byte was received while the i2cxrcv register is still holding the previous byte 0 = no overflow hardware set at attempt to transfer i2cxrsr to i2cxrcv (cleared by software). bit 5 d/a : data/address bit (when operating as i 2 c slave) 1 = indicates that the last byte received was data 0 = indicates that the last byte received was device address hardware clear at device address match. hardware set after a transmission finishes or by reception of the slave byte.
? 2010 microchip technology inc. ds39905e-page 191 pic24fj256ga110 family bit 4 p: stop bit 1 = indicates that a stop bit has been detected last 0 = stop bit was not detected last hardware set or clear when start, repeated start or stop detected. bit 3 s: start bit 1 = indicates that a start (or repeated start) bit has been detected last 0 = start bit was not detected last hardware set or clear when start, repeated start or stop detected. bit 2 r/w : read/write information bit (when operating as i 2 c slave) 1 = read ? indicates data transfer is output from slave 0 = write ? indicates data transfer is input to slave hardware set or clear after reception of i 2 c device address byte. bit 1 rbf: receive buffer full status bit 1 = receive complete, i2cxrcv is full 0 = receive not complete, i2cxrcv is empty hardware set when i2cxrcv is written with received byte. hardware clear when software reads i2cxrcv. bit 0 tbf: transmit buffer full status bit 1 = transmit in progress, i2cxtrn is full 0 = transmit complete, i2cxtrn is empty hardware set when software writes i2cxtrn. hardware clear at completion of data transmission. register 16-2: i2cxstat: i2cx status register (continued)
pic24fj256ga110 family ds39905e-page 192 ? 2010 microchip technology inc. register 16-3: i2cxmsk: i2cx sl ave mode address mask register u-0 u-0 u-0 u-0 u-0 u-0 r/w-0 r/w-0 ? ? ? ? ? ? amsk9 amsk8 bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 amsk7 amsk6 amsk5 amsk4 amsk3 amsk2 amsk1 amsk0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-10 unimplemented: read as ? 0 ? bit 9-0 amsk<9:0>: mask for address bit x select bits 1 = enable masking for bit x of incoming message address; bit match not required in this position 0 = disable masking for bit x; bit match required in this position
? 2010 microchip technology inc. ds39905e-page 193 pic24fj256ga110 family 17.0 universal asynchronous receiver transmitter (uart) the universal asynchronous receiver transmitter (uart) module is one of the serial i/o modules available in the pic24f device family. the uart is a full-duplex asynchronous system that can communicate with peripheral devices, such as personal computers, lin, rs-232 and rs-485 interfaces. the module also supports a hardware flow control option with the uxcts and uxrts pins, and also includes an irda ? encoder and decoder. the primary features of the uart module are: ? full-duplex, 8 or 9-bit data transmission through the uxtx and uxrx pins ? even, odd or no parity options (for 8-bit data) ? one or two stop bits ? hardware flow control option with uxcts and uxrts pins ? fully integrated baud rate generator with 16-bit prescaler ? baud rates ranging from 1 mbps to 15 bps at 16 mips ? 4-deep, first-in-first-out (fifo) transmit data buffer ? 4-deep fifo receive data buffer ? parity, framing and buffer overrun error detection ? support for 9-bit mode with address detect (9th bit = 1 ) ? transmit and receive interrupts ? loopback mode for diagnostic support ? support for sync and break characters ? supports automatic baud rate detection ? irda encoder and decoder logic ? 16x baud clock output for irda support a simplified block diagram of the uart is shown in figure 17-1 . the uart module consists of these key important hardware elements: ? baud rate generator ? asynchronous transmitter ? asynchronous receiver figure 17-1: uart simplified block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 21. ?uart? (ds39708). uxrx irda ? hardware flow control uartx receiver uartx transmitter uxtx uxcts uxrts /bclkx baud rate generator note: the uart inputs and outputs must all be assigned to available rpn pins before use. please see section 10.4 ?peripheral pin select? for more information.
pic24fj256ga110 family ds39905e-page 194 ? 2010 microchip technology inc. 17.1 uart baud rate generator (brg) the uart module includes a dedicated 16-bit baud rate generator. the uxbrg register controls the period of a free-running, 16-bit timer. equation 17-1 shows the formula for computation of the baud rate with brgh = 0 . equation 17-1: uart baud rate with brgh = 0 (1,2) example 17-1 shows the calculation of the baud rate error for the following conditions: ?f cy = 4 mhz ? desired baud rate = 9600 the maximum baud rate (brgh = 0 ) possible is f cy /16 (for uxbrg = 0 ) and the minimum baud rate possible is f cy /(16 * 65536). equation 17-2 shows the formula for computation of the baud rate with brgh = 1 . equation 17-2: uart baud rate with brgh = 1 (1,2) the maximum baud rate (brgh = 1 ) possible is f cy /4 (for uxbrg = 0 ) and the minimum baud rate possible is f cy /(4 * 65536). writing a new value to the uxbrg register causes the brg timer to be reset (cleared). this ensures the brg does not wait for a timer overflow before generating the new baud rate. example 17-1: baud rate erro r calculation (brgh = 0 ) (1) note 1: f cy denotes the instruction cycle clock frequency (f osc /2 ). 2: based on f cy = f osc /2, doze mode and pll are disabled. baud rate = f cy 16 ? (uxbrg + 1) f cy 16 ? baud rate uxbrg = ? 1 baud rate = f cy 4 ? (uxbrg + 1) f cy 4 ? baud rate uxbrg = ? 1 note 1: f cy denotes the instruction cycle clock frequency . 2: based on f cy = f osc /2, doze mode and pll are disabled. desired baud rate = f cy /(16 (uxbrg + 1)) solving for uxbrg value: uxbrg = ((f cy /desired baud rate)/16) ? 1 uxbrg = ((4000000/9600)/16) ? 1 uxbrg = 25 calculated baud rate = 4000000/(16 (25 + 1)) = 9615 error = (calculated baud ra te ? desired baud rate) desired baud rate = (9615 ? 9600)/9600 =0.16% note 1: based on f cy = f osc /2, doze mode and pll are disabled.
? 2010 microchip technology inc. ds39905e-page 195 pic24fj256ga110 family 17.2 transmitting in 8-bit data mode 1. set up the uart: a) write appropriate values for data, parity and stop bits. b) write appropriate baud rate value to the uxbrg register. c) set up transmit and receive interrupt enable and priority bits. 2. enable the uart. 3. set the utxen bit (causes a transmit interrupt two cycles after being set). 4. write data byte to lower byte of uxtxreg word. the value will be immediately transferred to the transmit shift register (tsr) and the serial bit stream will start shifting out with the next rising edge of the baud clock. 5. alternately, the data byte may be transferred while utxen = 0 , and then the user may set utxen. this will cause the serial bit stream to begin immediately because the baud clock will start from a cleared state. 6. a transmit interrupt will be generated as per interrupt control bit, utxiselx. 17.3 transmitting in 9-bit data mode 1. set up the uart (as described in section 17.2 ?transmitting in 8-bit data mode? ). 2. enable the uart. 3. set the utxen bit (causes a transmit interrupt). 4. write uxtxreg as a 16-bit value only. 5. a word write to uxtxreg triggers the transfer of the 9-bit data to the tsr. the serial bit stream will start shifting out with the first rising edge of the baud clock. 6. a transmit interrupt will be generated as per the setting of control bit, utxiselx. 17.4 break and sync transmit sequence the following sequence will send a message frame header made up of a break, followed by an auto-baud sync byte. 1. configure the uart for the desired mode. 2. set utxen and utxbrk to set up the break character. 3. load the uxtxreg with a dummy character to initiate transmission (value is ignored). 4. write ?55h? to uxtxreg; this loads the sync character into the transmit fifo. 5. after the break has been sent, the utxbrk bit is reset by hardware. the sync character now transmits. 17.5 receiving in 8-bit or 9-bit data mode 1. set up the uart (as described in section 17.2 ?transmitting in 8-bit data mode? ). 2. enable the uart. 3. a receive interrupt will be generated when one or more data characters have been received as per interrupt control bit, urxiselx. 4. read the oerr bit to determine if an overrun error has occurred. the oerr bit must be reset in software. 5. read uxrxreg. the act of reading the uxrxreg character will move the next character to the top of the receive fifo, including a new set of perr and ferr values. 17.6 operation of ux cts and ux rts control pins uartx clear to send (ux cts ) and request to send (ux rts ) are the two hardware controlled pins that are associated with the uart module. these two pins allow the uart to operate in simplex and flow control mode. they are implemented to control the transmis- sion and reception between the data terminal equipment (dte). the uen<1:0> bits in the uxmode register configure these pins. 17.7 infrared support the uart module provides two types of infrared uart support: one is the irda clock output to support exter- nal irda encoder and decoder device (legacy module support), and the other is the full implementation of the irda encoder and decoder. note that because the irda modes require a 16x baud clock, they will only work when the brgh bit (uxmode<3>) is ? 0 ?. 17.7.1 irda clock output for external irda support to support external irda encoder and decoder devices, the bclkx pin (same as the ux rts pin) can be configured to generate the 16x baud clock. when uen<1:0> = 11 , the bclkx pin will output the 16x baud clock if the uart module is enabled. it can be used to support the irda codec chip. 17.7.2 built-in irda encoder and decoder the uart has full implementation of the irda encoder and decoder as part of the uart module. the built-in irda encoder and decoder functionality is enabled using the iren bit (uxmode<12>). when enabled (iren = 1 ), the receive pin (uxrx) acts as the input from the infrared receiver. the transmit pin (uxtx) acts as the output to the infrared transmitter.
pic24fj256ga110 family ds39905e-page 196 ? 2010 microchip technology inc. register 17-1: uxmode: uartx mode register r/w-0 u-0 r/w-0 r/w-0 r/w-0 u-0 r/w-0 r/w-0 uarten (1) ? usidl iren (2) rtsmd ? uen1 uen0 bit 15 bit 8 r/c-0, hc r/w-0 r/w-0, hc r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 wake lpback abaud rxinv brgh pdsel1 pdsel0 stsel bit 7 bit 0 legend: c = clearable bit hc = hardware clearable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 uarten: uartx enable bit (1) 1 = uartx is enabled; all uartx pins are controlled by uartx as defined by uen<1:0> 0 = uartx is disabled; all uartx pins are controlled by port latches; uartx power consumption is minimal bit 14 unimplemented: read as ? 0 ? bit 13 usidl: stop in idle mode bit 1 = discontinue module operation when the device enters idle mode 0 = continue module operation in idle mode bit 12 iren: irda ? encoder and decoder enable bit (2) 1 = irda encoder and decoder enabled 0 = irda encoder and decoder disabled bit 11 rtsmd: mode selection for uxrts pin bit 1 =uxrts pin in simplex mode 0 =uxrts pin in flow control mode bit 10 unimplemented: read as ? 0 ? bit 9-8 uen<1:0>: uartx enable bits 11 = uxtx, uxrx and bclkx pins are enabled and used; uxcts pin controlled by port latches 10 = uxtx, uxrx, uxcts and uxrts pins are enabled and used 01 = uxtx, uxrx and uxrts pins are enabled and used; uxcts pin controlled by port latches 00 = uxtx and uxrx pins are enabled and used; uxcts and uxrts /bclkx pins controlled by port latches bit 7 wake: wake-up on start bit detect during sleep mode enable bit 1 = uartx will continue to sample the uxrx pin; interrupt generated on falling edge, bit cleared in hardware on following rising edge 0 = no wake-up enabled bit 6 lpback: uartx loopback mode select bit 1 = enable loopback mode 0 = loopback mode is disabled bit 5 abaud: auto-baud enable bit 1 = enable baud rate measurement on the next character ? requires reception of a sync field (55h); cleared in hardware upon completion 0 = baud rate measurement disabled or completed note 1: if uarten = 1 , the peripheral inputs and outputs must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information. 2: this feature is only available for the 16x brg mode (brgh = 0 ).
? 2010 microchip technology inc. ds39905e-page 197 pic24fj256ga110 family bit 4 rxinv: receive polarity inversion bit 1 = uxrx idle state is ? 0 ? 0 = uxrx idle state is ? 1 ? bit 3 brgh: high baud rate enable bit 1 = high-speed mode (baud clock generated from f cy /4) 0 = standard mode (baud clock generated from f cy /16) bit 2-1 pdsel<1:0>: parity and data selection bits 11 = 9-bit data, no parity 10 = 8-bit data, odd parity 01 = 8-bit data, even parity 00 = 8-bit data, no parity bit 0 stsel: stop bit selection bit 1 = two stop bits 0 = one stop bit register 17-1: uxmode: uartx mode register (continued) note 1: if uarten = 1 , the peripheral inputs and outputs must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information. 2: this feature is only available for the 16x brg mode (brgh = 0 ).
pic24fj256ga110 family ds39905e-page 198 ? 2010 microchip technology inc. register 17-2: uxsta: uartx status and control register r/w-0 r/w-0 r/w-0 u-0 r/w-0 hc r/w-0 r-0 r-1 utxisel1 utxinv (1) utxisel0 ? utxbrk utxen (2) utxbf trmt bit 15 bit 8 r/w-0 r/w-0 r/w-0 r-1 r-0 r-0 r/c-0 r-0 urxisel1 urxisel0 adden ridle perr ferr oerr urxda bit 7 bit 0 legend: c = clearable bit hc = hardware clearable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15,13 utxisel<1:0>: transmission interrupt mode selection bits 11 = reserved; do not use 10 = interrupt when a character is transferred to the transmit shift register (tsr), and as a result, the transmit buffer becomes empty 01 = interrupt when the last character is shifted out of the transmit shift register; all transmit operations are completed 00 = interrupt when a character is transferred to the transmit shift register (this implies there is at least one character open in the transmit buffer) bit 14 utxinv: irda ? encoder transmit polarity inversion bit (1) iren = 0 : 1 = uxtx idle ? 0 ? 0 = uxtx idle ? 1 ? iren = 1 : 1 = uxtx idle ? 1 ? 0 = uxtx idle ? 0 ? bit 12 unimplemented: read as ? 0 ? bit 11 utxbrk: transmit break bit 1 = send sync break on next transmission ? start bit, followed by twelve ? 0 ? bits, followed by stop bit; cleared by hardware upon completion 0 = sync break transmission disabled or completed bit 10 utxen: transmit enable bit (2) 1 = transmit enabled; uxtx pin controlled by uartx 0 = transmit disabled; any pending transmission is aborted and the buffer is reset, uxtx pin controlled by port bit 9 utxbf: transmit buffer full status bit (read-only) 1 = transmit buffer is full 0 = transmit buffer is not full; at least one more character can be written bit 8 trmt: transmit shift register empty bit (read-only) 1 = transmit shift register is empty and transmit buffer is empty (the last transmission has completed) 0 = transmit shift register is not empty, a transmission is in progress or queued bit 7-6 urxisel<1:0>: receive interrupt mode selection bits 11 = interrupt is set on rsr transfer, making the receive buffer full (i.e., has 4 data characters) 10 = interrupt is set on rsr transfer, making the receive buffer 3/4 full (i.e., has 3 data characters) 0x = interrupt is set when any character is received and transferred from the rsr to the receive buffer. receive buffer has one or more characters. note 1: value of bit only affects the transmit properties of the module when the irda ? encoder is enabled (iren = 1 ). 2: if uarten = 1 , the peripheral inputs and outputs must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information.
? 2010 microchip technology inc. ds39905e-page 199 pic24fj256ga110 family bit 5 adden: address character detect bit (bit 8 of received data = 1 ) 1 = address detect mode enabled. if 9-bit mode is not selected, this does not take effect. 0 = address detect mode disabled bit 4 ridle: receiver idle bit (read-only) 1 = receiver is idle 0 = receiver is active bit 3 perr: parity error status bit (read-only) 1 = parity error has been detected for the current character (character at the top of the receive fifo) 0 = parity error has not been detected bit 2 ferr: framing error status bit (read-only) 1 = framing error has been detected for the current character (character at the top of the receive fifo) 0 = framing error has not been detected bit 1 oerr: receive buffer overrun error status bit (clear/read-only) 1 = receive buffer has overflowed 0 = receive buffer has not overflowed (clearing a previously set oerr bit ( 1 ? 0 transition) will reset the receiver buffer and the rsr to the empty state) bit 0 urxda: receive buffer data available bit (read-only) 1 = receive buffer has data; at least one more character can be read 0 = receive buffer is empty register 17-2: uxsta: uartx status and control register (continued) note 1: value of bit only affects the transmit properties of the module when the irda ? encoder is enabled (iren = 1 ). 2: if uarten = 1 , the peripheral inputs and outputs must be configured to an available rpn pin. see section 10.4 ?peripheral pin select? for more information.
pic24fj256ga110 family ds39905e-page 200 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 201 pic24fj256ga110 family 18.0 parallel master port (pmp) the parallel master port (pmp) module is a parallel, 8-bit i/o module, specifically designed to communicate with a wide variety of parallel devices, such as commu- nication peripherals, lcds, external memory devices and microcontrollers. because the interface to parallel peripherals varies significantly, the pmp is highly configurable. key features of the pmp module include: ? up to 16 programmable address lines ? up to 2 chip select lines ? programmable strobe options: - individual read and write strobes or; - read/write strobe with enable strobe ? address auto-increment/auto-decrement ? programmable address/data multiplexing ? programmable polarity on control signals ? legacy parallel slave port support ? enhanced parallel slave support: - address support - 4-byte deep auto-incrementing buffer ? programmable wait states ? selectable input voltage levels figure 18-1: pmp module overview note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 13. ?parallel master port (pmp)? (ds39713). pma<0> pmbe pmrd pmwr pmd<7:0> pmenb pmrd/pmwr pmcs1 pma<1> pma<13:2> pmall pmalh pma<7:0> pma<15:8> eeprom address bus data bus control lines pic24f lcd fifo microcontroller 8-bit data up to 16-bit address parallel master port buffer pma<14> pmcs2 pma<15>
pic24fj256ga110 family ds39905e-page 202 ? 2010 microchip technology inc. register 18-1: pmcon: parallel master port control register r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 pmpen ? psidl adrmux1 adrmux0 ptbeen ptwren ptrden bit 15 bit 8 r/w-0 r/w-0 r/w-0 (1) r/w-0 (1) r/w-0 (1) r/w-0 r/w-0 r/w-0 csf1 csf0 alp cs2p cs1p bep wrsp rdsp bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 pmpen: parallel master port enable bit 1 = pmp enabled 0 = pmp disabled, no off-chip access performed bit 14 unimplemented: read as ? 0 ? bit 13 psidl: stop in idle mode bit 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12-11 adrmux<1:0>: address/data multiplexing selection bits 11 = reserved 10 = all 16 bits of address are multiplexed on pmd<7:0> pins 01 = lower 8 bits of address are multiplexed on pmd<7:0> pins, upper 3 bits are multiplexed on pma<10:8> 00 = address and data appear on separate pins bit 10 ptbeen: byte enable port enable bit (16-bit master mode) 1 = pmbe port enabled 0 = pmbe port disabled bit 9 ptwren: write enable strobe port enable bit 1 = pmwr/pmenb port enabled 0 = pmwr/pmenb port disabled bit 8 ptrden: read/write strobe port enable bit 1 = pmrd/pmwr port enabled 0 = pmrd/pmwr port disabled bit 7-6 csf<1:0>: chip select function bits 11 = reserved 10 = pmcs1 and pmcs2 function as chip select 01 = pmcs2 functions as chip select, pmcs1 functions as address bit 14 00 = pmcs1 and pmcs2 function as address bits 15 and 14 bit 5 alp: address latch polarity bit (1) 1 = active-high (pmall and pmalh) 0 = active-low (pmall and pmalh ) bit 4 cs2p: chip select 2 polarity bit (1) 1 = active-high (pmcs2/pmcs2) 0 =active-low (pmcs2 /pmcs2 ) bit 3 cs1p: chip select 1 polarity bit (1) 1 = active-high (pmcs1/pmcs1) 0 =active-low (pmcs1 /pmcs1 ) note 1: these bits have no effect when their corresponding pins are used as address lines.
? 2010 microchip technology inc. ds39905e-page 203 pic24fj256ga110 family bit 2 bep: byte enable polarity bit 1 = byte enable active-high (pmbe) 0 = byte enable active-low (pmbe ) bit 1 wrsp: write strobe polarity bit for slave modes and master mode 2 (pmmode<9:8> = 00 , 01 , 10 ): 1 = write strobe active-high (pmwr) 0 = write strobe active-low (pmwr ) for master mode 1 (pmmode<9:8> = 11 ): 1 = enable strobe active-high (pmenb) 0 = enable strobe active-low (pmenb ) bit 0 rdsp: read strobe polarity bit for slave modes and master mode 2 (pmmode<9:8> = 00 , 01 , 10 ): 1 = read strobe active-high (pmrd) 0 = read strobe active-low (pmrd ) for master mode 1 (pmmode<9:8> = 11 ): 1 = read/write strobe active-high (pmrd/pmwr ) 0 = read/write strobe active-low (pmrd /pmwr) register 18-1: pmcon: parallel master port control register (continued) note 1: these bits have no effect when their corresponding pins are used as address lines.
pic24fj256ga110 family ds39905e-page 204 ? 2010 microchip technology inc. register 18-2: pmmode: parallel master port mode register r-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 busy irqm1 irqm0 incm1 incm0 mode16 mode1 mode0 bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 waitb1 (1) waitb0 (1) waitm3 waitm2 waitm1 waitm0 waite1 (1) waite0 (1) bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 busy: busy bit (master mode only) 1 = port is busy (not useful when the processor stall is active) 0 = port is not busy bit 14-13 irqm<1:0>: interrupt request mode bits 11 = interrupt generated when read buffer 3 is read or write buffer 3 is written (buffered psp mode), or on a read or write operation when pma<1:0> = 11 (addressable psp mode only) 10 = no interrupt generated, processor stall activated 01 = interrupt generated at the end of the read/write cycle 00 = no interrupt generated bit 12-11 incm<1:0>: increment mode bits 11 = psp read and write buffers auto-increment (legacy psp mode only) 10 = decrement addr<10:0> by 1 every read/write cycle 01 = increment addr<10:0> by 1 every read/write cycle 00 = no increment or decrement of address bit 10 mode16: 8/16-bit mode bit 1 = 16-bit mode: data register is 16 bits; a read or write to the data register invokes two 8-bit transfers 0 = 8-bit mode: data register is 8 bits; a read or write to the data register invokes one 8-bit transfer bit 9-8 mode<1:0>: parallel port mode select bits 11 = master mode 1 (pmcs1, pmrd/pmwr , pmenb, pmbe, pma and pmd<7:0>) 10 = master mode 2 (pmcs1, pmrd, pmwr, pmbe, pma and pmd<7:0>) 01 = enhanced psp, control signals (pmrd , pmwr , pmcs1 , pmd<7:0> and pma<1:0>) 00 = legacy parallel slave port, control signals (pmrd , pmwr , pmcs1 and pmd<7:0>) bit 7-6 waitb<1:0>: data setup to read/write wait state configuration bits (1) 11 = data wait of 4 t cy ; multiplexed address phase of 4 t cy 10 = data wait of 3 t cy ; multiplexed address phase of 3 t cy 01 = data wait of 2 t cy ; multiplexed address phase of 2 t cy 00 = data wait of 1 t cy ; multiplexed address phase of 1 t cy bit 5-2 waitm<3:0>: read to byte enable strobe wait state configuration bits 1111 = wait of additional 15 t cy ... 0001 = wait of additional 1 t cy 0000 = no additional wait cycles (operation forced into one t cy ) (2) bit 1-0 waite<1:0>: data hold after strobe wait state configuration bits (1) 11 = wait of 4 t cy 10 = wait of 3 t cy 01 = wait of 2 t cy 00 = wait of 1 t cy note 1: waitb and waite bits are ignored whenever waitm<3:0> = 0000 . 2: a single cycle delay is required between consecutive read and/or write operations.
? 2010 microchip technology inc. ds39905e-page 205 pic24fj256ga110 family register 18-3: pmaddr: parallel master port address register r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 cs2 cs1 addr13 addr12 addr11 addr10 addr9 addr8 bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 addr7 addr6 addr5 addr4 addr3 addr2 addr1 addr0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 cs2: chip select 2 bit 1 = chip select 2 is active 0 = chip select 2 is inactive bit 14 cs1: chip select 1 bit 1 = chip select 1 is active 0 = chip select 1 is inactive bit 13-0 addr<13:0>: parallel port destination address bits register 18-4: pmaen: parallel master port enable register r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 pten15 pten14 pten13 pten12 pten11 pten10 pten9 pten8 bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 pten7 pten6 pten5 pten4 pten3 pten2 pten1 pten0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 pten<15:14>: pmcsx strobe enable bits 1 = pma15 and pma14 function as either pma<15:14> or pmcs2 and pmcs1 0 = pma15 and pma14 function as port i/o bit 13-2 pten<13:2>: pmp address port enable bits 1 = pma<13:2> function as pmp address lines 0 = pma<13:2> function as port i/o bit 1-0 pten<1:0>: pmalh/pmall strobe enable bits 1 = pma1 and pma0 function as either pma<1:0> or pmalh and pmall 0 = pma1 and pma0 pads functions as port i/o
pic24fj256ga110 family ds39905e-page 206 ? 2010 microchip technology inc. register 18-5: pmstat: parallel master port status register r-0 r/w-0, hs u-0 u-0 r-0 r-0 r-0 r-0 ibf ibov ? ? ib3f ib2f ib1f ib0f bit 15 bit 8 r-1 r/w-0, hs u-0 u-0 r-1 r-1 r-1 r-1 obe obuf ? ? ob3e ob2e ob1e ob0e bit 7 bit 0 legend: hs = hardware settable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 ibf: input buffer full status bit 1 = all writable input buffer registers are full 0 = some or all of the writable input buffer registers are empty bit 14 ibov: input buffer overflow status bit 1 = a write attempt to a full input byte register occurred (must be cleared in software) 0 = no overflow occurred bit 13-12 unimplemented: read as ? 0 ? bit 11-8 ib3f:ib0f input buffer x status full bits 1 = input buffer contains data that has not been read (reading buffer will clear this bit) 0 = input buffer does not contain any unread data bit 7 obe: output buffer empty status bit 1 = all readable output buffer registers are empty 0 = some or all of the readable output buffer registers are full bit 6 obuf: output buffer underflow status bit 1 = a read occurred from an empty output byte register (must be cleared in software) 0 = no underflow occurred bit 5-4 unimplemented: read as ? 0 ? bit 3-0 ob3e:ob0e output buffer x status empty bits 1 = output buffer is empty (writing data to the buffer will clear this bit) 0 = output buffer contains data that has not been transmitted
? 2010 microchip technology inc. ds39905e-page 207 pic24fj256ga110 family register 18-6: padcfg1: pad co nfiguration control register u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 r/w-0 r/w-0 ? ? ? ? ? ? rtsecsel (1) pmpttl bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-2 unimplemented: read as ? 0 ? bit 1 rtsecsel: rtcc seconds clock output select bit (1) 1 = rtcc seconds clock is selected for the rtcc pin 0 = rtcc alarm pulse is selected for the rtcc pin bit 0 pmpttl: pmp module ttl input buffer select bit 1 = pmp module inputs (pmdx, pmcs1) use ttl input buffers 0 = pmp module inputs use schmitt trigger input buffers note 1: to enable the actual rtcc output, the rtcoe (rcfgcal<10>) bit must also be set.
pic24fj256ga110 family ds39905e-page 208 ? 2010 microchip technology inc. figure 18-2: legacy para llel slave port example figure 18-3: addressable parallel slave port example table 18-1: slave mode address resolution figure 18-4: master mode, demulti plexed addressing (separate read and write strobes, two chip selects) pma<1:0> output register (buffer) input register (buffer) 00 pmdout1<7:0> (0) pmdin1<7:0> (0) 01 pmdout1<15:8> (1) pmdin1<15:8> (1) 10 pmdout2<7:0> (2) pmdin2<7:0> (2) 11 pmdout2<15:8> (3) pmdin2<15:8> (3) pmd<7:0> pmrd pmwr master address bus data bus control lines pmcs1 pmd<7:0> pmrd pmwr pic24f slave pmcs1 pmd<7:0> pmrd pmwr master pmcs1 pma<1:0> address bus data bus control lines pmrd pmwr pic24f slave pmcs1 pmdout1l (0) pmdout1h (1) pmdout2l (2) pmdout2h (3) pmdin1l (0) pmdin1h (1) pmdin2l (2) pmdin2h (3) pmd<7:0> write address decode read address decode pma<1:0> pmrd pmwr pmd<7:0> pmcs1 pma<13:0> pic24f address bus data bus control lines pmcs2
? 2010 microchip technology inc. ds39905e-page 209 pic24fj256ga110 family figure 18-5: master mode, partially multiplexed addressing (separate read and write strobes, two chip selects) figure 18-6: master mode, fully multi plexed addressing (separate read and write strobes, two chip selects) figure 18-7: example of a multiplexed addressing application pmrd pmwr pmd<7:0> pmcs1 pma<13:8> pmall pma<7:0> pic24f address bus multiplexed data and address bus control lines pmcs2 pmrd pmwr pmd<7:0> pmcs1 pmalh pma<13:8> pic24f multiplexed data and address bus control lines pmall pmcs2 pmd<7:0> pmalh d<7:0> 373 a<15:0> d<7:0> a<7:0> 373 pmrd pmwr oe wr ce pic24f address bus data bus control lines pmcs1 pmall a<15:8>
pic24fj256ga110 family ds39905e-page 210 ? 2010 microchip technology inc. figure 18-8: example of a partially multiplexed addressing application figure 18-9: example of an 8-bit multi plexed address and data application figure 18-10: parallel eeprom exampl e (up to 15-bit address, 8-bit data) figure 18-11: parallel eeprom example (up to 15-bit address, 16-bit data) figure 18-12: lcd control exam ple (byte mode operation) pma<10:8> d<7:0> 373 a<10:0> d<7:0> a<7:0> pmrd pmwr oe wr ce pic24f address bus data bus control lines pmcs1 pmall a<10:8> pmd<7:0> ale pmrd pmwr rd wr cs pic24f address bus data bus control lines pmcs1 pmall ad<7:0> parallel peripheral pmd<7:0> pma a d<7:0> pmrd pmwr oe wr ce pic24f address bus data bus control lines pmcs1 pmd<7:0> parallel eeprom pma a d<7:0> pmrd pmwr oe wr ce pic24f address bus data bus control lines pmcs1 pmd<7:0> parallel eeprom pmbe a0 pmrd/pmwr d<7:0> pic24f address bus data bus control lines pma0 r/w rs e lcd controller pmcs1 pm<7:0>
? 2010 microchip technology inc. ds39905e-page 211 pic24fj256ga110 family 19.0 real-time clock and calendar (rtcc) the real-time clock and calendar (rtcc) provides on-chip, hardware-based clock and calendar function- ality with little or no cpu overhead. it is intended for applications where accurate time must be maintained for extended periods with minimal cpu activity and with limited power resources, such as battery-powered applications. key features include: ? time data in hours, minutes and seconds, with a granularity of one-half second ? 24-hour format (military time) display option ? calendar data as date, month and year ? automatic, hardware-based day of week and leap year calculations for dates from 2000 through 2099 ? time and calendar data in bcd format for compact firmware ? highly configurable alarm function ? external output pin with selectable alarm signal or seconds ?tick? signal output ? user calibration feature with auto-adjust a simplified block diagram of the module is shown in figure 19-1 .the sosc and rtcc will both remain running while the device is held in reset with mclr and will continue running after mclr is released. figure 19-1: rtcc block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 29. ?real-time clock and calendar (rtcc)? (ds39696). rtcc prescalers rtcc timer comparator compare registers repeat counter year mthdy wkdyhr minsec almthdy alwdhr alminsec with masks rtcc interrupt logic rcfgcal alcfgrpt alarm event 32.768 khz input from sosc oscillator 0.5s rtcc clock domain alarm pulse rtcc interrupt cpu clock domain rtcval alrmval rtcc pin rtcoe
pic24fj256ga110 family ds39905e-page 212 ? 2010 microchip technology inc. 19.1 rtcc module registers the rtcc module registers are organized into three categories: ? rtcc control registers ? rtcc value registers ? alarm value registers 19.1.1 register mapping to limit the register interface, the rtcc timer and alarm time registers are accessed through corre- sponding register pointers. the rtcc value register window (rtcvalh and rtcvall) uses the rtcptr bits (rcfgcal<9:8>) to select the desired timer register pair (see table 19-1 ). by writing to the rtcvalh byte, the rtcc pointer value, rtcptr<1:0> bits, decrement by one until they reach ? 00 ?. once they reach ? 00 ?, the minutes and seconds value will be accessible through rtcvalh and rtcvall until the pointer value is manually changed. table 19-1: rtcval register mapping the alarm value register window (alrmvalh and alrmvall) uses the alrmptr bits (alcfgrpt<9:8>) to select the desired alarm register pair (see table 19-2 ). by writing to the alrmvalh byte, the alarm pointer value, alrmptr<1:0> bits, decrement by one until they reach ? 00 ?. once they reach ? 00 ?, the alrmmin and alrmsec value will be accessible through alrmvalh and alrmvall until the pointer value is manually changed. table 19-2: alrmval register mapping considering that the 16-bit core does not distinguish between 8-bit and 16-bit read operations, the user must be aware that when reading either the alrmvalh or alrmvall bytes will decrement the alrmptr<1:0> value. the same applies to the rtcvalh or rtcvall bytes with the rtcptr<1:0> being decremented. 19.1.2 write lock in order to perform a write to any of the rtcc timer registers, the rtcwren bit (rcfgcal<13>) must be set (refer to example 19-1 ). example 19-1: setting the rtcwren bit rtcptr <1:0> rtcc value register window rtcval<15:8> rtcval<7:0> 00 minutes seconds 01 weekday hours 10 month day 11 ? year alrmptr <1:0> alarm value register window alrmval<15:8> alrmval<7:0> 00 alrmmin alrmsec 01 alrmwd alrmhr 10 alrmmnth alrmday 11 ?? note: this only applies to read operations and not write operations. note: to avoid accidental writes to the timer, it is recommended that the rtcwren bit (rcfgcal<13>) is kept clear at any other time. for the rtcwren bit to be set, there is only 1 instruction cycle time window allowed between the unlock sequence and the setting of rtcwren; therefore, it is recommended that code follow the procedure in example 19-1 . for applications written in c, the unlock sequence should be implemented using in-line assembly. asm volatile("disi #5"); __builtin_write_rtcwen();
? 2010 microchip technology inc. ds39905e-page 213 pic24fj256ga110 family 19.1.3 rtcc control registers register 19-1: rcfgcal: rtcc calibration and configuration register (1) r/w-x u-x r/w-x r-x r-x r/w-x r/w-x r/w-x rtcen (2) ? rtcwren rtcsync halfsec (3) rtcoe rtcptr1 rtcptr0 bit 15 bit 8 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x cal7 cal6 cal5 cal4 cal3 cal2 cal1 cal0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 rtcen: rtcc enable bit (2) 1 = rtcc module is enabled 0 = rtcc module is disabled bit 14 unimplemented: read as ? 0 ? bit 13 rtcwren: rtcc value registers write enable bit 1 = rtcvalh and rtcvall registers can be written to by the user 0 = rtcvalh and rtcvall registers are locked out from being written to by the user bit 12 rtcsync: rtcc value registers read synchronization bit 1 = rtcvalh, rtcvall and alcfgrpt registers can change while reading due to a rollover ripple resulting in an invalid data read. if the register is read twice and results in the same data, the data can be assumed to be valid. 0 = rtcvalh, rtcvall or alcfgrpt registers can be read without concern over a rollover ripple bit 11 halfsec: half-second status bit (3) 1 = second half period of a second 0 = first half period of a second bit 10 rtcoe: rtcc output enable bit 1 = rtcc output enabled 0 = rtcc output disabled bit 9-8 rtcptr<1:0>: rtcc value register window pointer bits points to the corresponding rtcc value register s when reading the rtcvalh and rtcvall registers; the rtcptr<1:0> value decrements on every read or write of rtcvalh until it reaches ? 00 ?. rtcval<15:8>: 00 = minutes 01 = weekday 10 =month 11 =reserved rtcval<7:0>: 00 = seconds 01 = hours 10 = day 11 = year note 1: the rcfgcal register is only affected by a por. 2: a write to the rtcen bit is only allowed when rtcwren = 1 . 3: this bit is read-only; it is cleared to ? 0 ? on a write to the lower half of the minsec register.
pic24fj256ga110 family ds39905e-page 214 ? 2010 microchip technology inc. bit 7-0 cal<7:0>: rtc drift calibration bits 01111111 = maximum positive adjustment; adds 508 rtc clock pulses every one minute ... 00000001 = minimum positive adjustment; adds 4 rtc clock pulses every one minute 00000000 = no adjustment 11111111 = minimum negative adjustment; subtracts 4 rtc clock pulses every one minute ... 10000000 = maximum negative adjustment; subtracts 512 rtc clock pulses every one minute register 19-1: rcfgcal: rtcc calibration and configuration register (1) (continued) note 1: the rcfgcal register is only affected by a por. 2: a write to the rtcen bit is only allowed when rtcwren = 1 . 3: this bit is read-only; it is cleared to ? 0 ? on a write to the lower half of the minsec register. register 19-2: padcfg1: pad co nfiguration control register u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 r/w-0 r/w-0 ? ? ? ? ? ? rtsecsel (1) pmpttl bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-2 unimplemented: read as ? 0 ? bit 1 rtsecsel: rtcc seconds clock output select bit (1) 1 = rtcc seconds clock is selected for the rtcc pin 0 = rtcc alarm pulse is selected for the rtcc pin bit 0 pmpttl: pmp module ttl input buffer select bit 1 = pmp module inputs (pmdx, pmcs1) use ttl input buffers 0 = pmp module inputs use schmitt trigger input buffers note 1: to enable the actual rtcc output, the rtcoe (rcfgcal<10>) bit must also be set.
? 2010 microchip technology inc. ds39905e-page 215 pic24fj256ga110 family register 19-3: alcfgrpt: al arm configuration register r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 alrmen chime amask3 amask2 amask1 amask0 alrmptr1 alrmptr0 bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 arpt7 arpt6 arpt5 arpt4 arpt3 arpt2 arpt1 arpt0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 alrmen: alarm enable bit 1 = alarm is enabled (cleared automatically after an alarm event whenever arpt<7:0> = 00h and chime = 0 ) 0 = alarm is disabled bit 14 chime: chime enable bit 1 = chime is enabled; arpt<7:0> bits are allowed to roll over from 00h to ffh 0 = chime is disabled; arpt<7:0> bits stop once they reach 00h bit 13-10 amask<3:0>: alarm mask configuration bits 0000 = every half second 0001 = every second 0010 = every 10 seconds 0011 = every minute 0100 = every 10 minutes 0101 = every hour 0110 = once a day 0111 = once a week 1000 = once a month 1001 = once a year (except when configured for february 29th, once every 4 years) 101x = reserved; do not use 11xx = reserved; do not use bit 9-8 alrmptr<1:0>: alarm value register window pointer bits points to the corresponding alarm value registers when reading alrmvalh and alrmvall registers; the alrmptr<1:0> value decrements on every read or write of alrmvalh until it reaches ? 00 ?. alrmval<15:8>: 00 = alrmmin 01 =alrmwd 10 = alrmmnth 11 = unimplemented alrmval<7:0>: 00 = alrmsec 01 =alrmhr 10 =alrmday 11 = unimplemented bit 7-0 arpt<7:0>: alarm repeat counter value bits 11111111 = alarm will repeat 255 more times ... 00000000 = alarm will not repeat the counter decrements on any alarm event. the counter is prevented from rolling over from 00h to ffh unless chime = 1 .
pic24fj256ga110 family ds39905e-page 216 ? 2010 microchip technology inc. 19.1.4 rtcval register mappings register 19-4: year: year value register (1) u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x yrten3 yrten2 yrten1 yrten0 yrone3 yrone2 yrone1 yrone0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-8 unimplemented: read as ? 0 ? bit 7-4 yrten<3:0>: binary coded decimal value of year?s tens digit bits contains a value from 0 to 9. bit 3-0 yrone<3:0>: binary coded decimal value of year?s ones digit bits contains a value from 0 to 9. note 1: a write to the year register is only allowed when rtcwren = 1 . register 19-5: mthdy: month and day value register (1) u-0 u-0 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x ? ? ? mthten0 mthone3 mthone2 mthone1 mthone0 bit 15 bit 8 u-0 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? ? dayten1 dayten0 dayone3 dayone2 dayone1 dayone0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-13 unimplemented: read as ? 0 ? bit 12 mthten0: binary coded decimal value of month?s tens digit bit contains a value of 0 or 1. bit 11-8 mthone<3:0>: binary coded decimal value of month?s ones digit bits contains a value from 0 to 9. bit 7-6 unimplemented: read as ? 0 ? bit 5-4 dayten<1:0>: binary coded decimal value of day?s tens digit bits contains a value from 0 to 3. bit 3-0 dayone<3:0>: binary coded decimal value of day?s ones digit bits contains a value from 0 to 9. note 1: a write to this register is only allowed when rtcwren = 1 .
? 2010 microchip technology inc. ds39905e-page 217 pic24fj256ga110 family register 19-6: wkdyhr: weekday and hours value register (1) u-0 u-0 u-0 u-0 u-0 r/w-x r/w-x r/w-x ? ? ? ? ? wday2 wday1 wday0 bit 15 bit 8 u-0 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? ? hrten1 hrten0 hrone3 hrone2 hrone1 hrone0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-11 unimplemented: read as ? 0 ? bit 10-8 wday<2:0>: binary coded decimal value of weekday digit bits contains a value from 0 to 6. bit 7-6 unimplemented: read as ? 0 ? bit 5-4 hrten<1:0>: binary coded decimal value of hour?s tens digit bits contains a value from 0 to 2. bit 3-0 hrone<3:0>: binary coded decimal value of hour?s ones digit bits contains a value from 0 to 9. note 1: a write to this register is only allowed when rtcwren = 1 . register 19-7: minsec: minutes and seconds value register u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? minten2 minten1 minten0 minone3 minone2 minone1 minone0 bit 15 bit 8 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? secten2 secten1 secten0 secone3 secone2 secone1 secone0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 minten<2:0>: binary coded decimal value of minute?s tens digit bits contains a value from 0 to 5. bit 11-8 minone<3:0>: binary coded decimal value of minute?s ones digit bits contains a value from 0 to 9. bit 7 unimplemented: read as ? 0 ? bit 6-4 secten<2:0>: binary coded decimal value of second?s tens digit bits contains a value from 0 to 5. bit 3-0 secone<3:0>: binary coded decimal value of second?s ones digit bits contains a value from 0 to 9.
pic24fj256ga110 family ds39905e-page 218 ? 2010 microchip technology inc. 19.1.5 alrmval register mappings register 19-8: almthdy: alarm month and day value register (1) u-0 u-0 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x ? ? ? mthten0 mthone3 mthone2 mthone1 mthone0 bit 15 bit 8 u-0 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? ? dayten1 dayten0 dayone3 dayone2 dayone1 dayone0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-13 unimplemented: read as ? 0 ? bit 12 mthten0: binary coded decimal value of month?s tens digit bit contains a value of 0 or 1. bit 11-8 mthone<3:0>: binary coded decimal value of month?s ones digit bits contains a value from 0 to 9. bit 7-6 unimplemented: read as ? 0 ? bit 5-4 dayten<1:0>: binary coded decimal value of day?s tens digit bits contains a value from 0 to 3. bit 3-0 dayone<3:0>: binary coded decimal value of day?s ones digit bits contains a value from 0 to 9. note 1: a write to this register is only allowed when rtcwren = 1 . register 19-9: alwdhr: alarm weekday and hours value register (1) u-0 u-0 u-0 u-0 u-0 r/w-x r/w-x r/w-x ? ? ? ? ? wday2 wday1 wday0 bit 15 bit 8 u-0 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? ? hrten1 hrten0 hrone3 hrone2 hrone1 hrone0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-11 unimplemented: read as ? 0 ? bit 10-8 wday<2:0>: binary coded decimal value of weekday digit bits contains a value from 0 to 6. bit 7-6 unimplemented: read as ? 0 ? bit 5-4 hrten<1:0>: binary coded decimal value of hour?s tens digit bits contains a value from 0 to 2. bit 3-0 hrone<3:0>: binary coded decimal value of hour?s ones digit bits contains a value from 0 to 9. note 1: a write to this register is only allowed when rtcwren = 1 .
? 2010 microchip technology inc. ds39905e-page 219 pic24fj256ga110 family 19.2 calibration the real-time crystal input can be calibrated using the periodic auto-adjust feature. when properly calibrated, the rtcc can provide an error of less than 3 seconds per month. this is accomplished by finding the number of error clock pulses for one minute and storing the value into the lower half of the rcfgcal register. the 8-bit signed value loaded into the lower half of rcfgcal is multiplied by four and will be either added or subtracted from the rtcc timer, once every minute. refer to the steps below for rtcc calibration: 1. using another timer resource on the device, the user must find the error of the 32.768 khz crystal. 2. once the error is known, it must be converted to the number of error clock pulses per minute and loaded into the rcfgcal register. equation 19-1: rtcc calibration 3. a) if the oscillator is faster then ideal (negative result form step 2), the rcfgcal register value needs to be negative. this causes the specified number of clock pulses to be subtracted from the timer counter once every minute. b) if the oscillator is slower then ideal (positive result from step 2) the rcfgcal register value needs to be positive. this causes the specified number of clock pulses to be added from the timer counter once every minute. 4. divide the number of error clocks per minute by 4 to get the correct cal value and load the rcfgcal register with the correct value. (each 1-bit increment in cal adds or subtracts 4 pulses.) writes to the lower half of the rcfgcal register should only occur when the timer is turned off, or immediately after the rising edge of the seconds pulse. register 19-10: alminsec: alarm minut es and seconds value register u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? minten2 minten1 minten0 minone3 minone2 minone1 minone0 bit 15 bit 8 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? secten2 secten1 secten0 secone3 secone2 secone1 secone0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 unimplemented: read as ? 0 ? bit 14-12 minten<2:0>: binary coded decimal value of minute?s tens digit bits contains a value from 0 to 5. bit 11-8 minone<3:0>: binary coded decimal value of minute?s ones digit bits contains a value from 0 to 9. bit 7 unimplemented: read as ? 0 ? bit 6-4 secten<2:0>: binary coded decimal value of second?s tens digit bits contains a value from 0 to 5. bit 3-0 secone<3:0>: binary coded decimal value of second?s ones digit bits contains a value from 0 to 9. error (clocks per minute) = (ideal frequency ? ? measured frequency) * 60 = clocks per minute ? ideal frequency = 32,768 hz note: it is up to the user to include in the error value the initial error of the crystal, drift due to temperature and drift due to crystal aging.
pic24fj256ga110 family ds39905e-page 220 ? 2010 microchip technology inc. 19.3 alarm ? configurable from half second to one year ? enabled using the alrmen bit (alcfgrpt<15>, register 19-3 ) ? one-time alarm and repeat alarm options available 19.3.1 configuring the alarm the alarm feature is enabled using the alrmen bit. this bit is cleared when an alarm is issued. writes to alrmval should only take place when alrmen = 0 . as shown in figure 19-2 , the interval selection of the alarm is configured through the amask bits (alcfgrpt<13:10>). these bits determine which and how many digits of the alarm must match the clock value for the alarm to occur. the alarm can also be configured to repeat based on a preconfigured interval. the amount of times this occurs once the alarm is enabled is stored in the arpt bits, arpt<7:0> (alcfgrpt<7:0>). when the value of the arpt bits equals 00h and the chime bit (alcfgrpt<14>) is cleared, the repeat function is disabled and only a single alarm will occur. the alarm can be repeated up to 255 times by loading arpt<7:0> with ffh. after each alarm is issued, the value of the arpt bits is decremented by one. once the value has reached 00h, the alarm will be issued one last time, after which the alrmen bit will be cleared automatically and the alarm will turn off. indefinite repetition of the alarm can occur if the chime bit = 1 . instead of the alarm being disabled when the value of the arpt bits reaches 00h, it rolls over to ffh and continues counting indefinitely while chime is set. 19.3.2 alarm interrupt at every alarm event, an interrupt is generated. in addition, an alarm pulse output is provided that operates at half the frequency of the alarm. this output is completely synchronous to the rtcc clock and can be used as a trigger clock to other peripherals. figure 19-2: alarm mask settings note: changing any of the registers, other then the rcfgcal and alcfgrpt registers, and the chime bit while the alarm is enabled (alrmen = 1 ), can result in a false alarm event leading to a false alarm interrupt. to avoid a false alarm event, the timer and alarm values should only be changed while the alarm is disabled (alrmen = 0 ). it is recommended that the alcfgrpt register and chime bit be changed when rtcsync = 0 . note 1: annually, except when configured for february 29. s ss mss mm s s hh mm ss dhhmmss dd hh mm s s mm d d h h mm s s day of the week month day hours minutes seconds alarm mask setting (amask<3:0>) 0000 ? every half second 0001 ? every second 0010 ? every 10 seconds 0011 ? every minute 0100 ? every 10 minutes 0101 ? every hour 0110 ? every day 0111 ? every week 1000 ? every month 1001 ? every year (1)
? 2010 microchip technology inc. ds39905e-page 221 pic24fj256ga110 family 20.0 programmable cyclic redundancy check (crc) generator the programmable crc generator offers the following features: ? user-programmable polynomial crc equation ? interrupt output ? data fifo the module implements a software configurable crc generator. the terms of the polynomial and its length can be programmed using the x<15:1> bits (crcxor<15:1>) and the plen<3:0> bits (crccon<3:0>), respectively. consider the crc equation: x 16 + x 12 + x 5 + 1 to program this polynomial into the crc generator, the crc register bits should be set as shown in table 20-1 . table 20-1: example crc setup note that for the value of x<15:1>, the 12th bit and the 5th bit are set to ? 1 ?, as required by the equation. the 0 bit required by the equation is always xored. for a 16-bit polynomial, the 16th bit is also always assumed to be xored; therefore, the x<15:1> bits do not have the 0 bit or the 16th bit. a simplified block diagram of the module is shown in figure 20-1 . the general topology of the shift engine is shown in figure 20-2 . figure 20-1: crc block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 30. ?programmable cyclic redundancy check (crc)? (ds39714). bit name bit value plen<3:0> 1111 x<15:1> 000100000010000 variable fifo (8x16 or 16x8) crcdat crc shift engine crcwdat fifo empty event set crcif shift clock (2 f cy )
pic24fj256ga110 family ds39905e-page 222 ? 2010 microchip technology inc. figure 20-2: crc shift engine detail 20.1 user interface 20.1.1 data interface to start serial shifting, a ? 1 ? must be written to the crcgo bit. the module incorporates a fifo that is 8 deep when plen<3:0> (crccon<3:0>) > 7 and 16 deep, other- wise. the data for which the crc is to be calculated must first be written into the fifo. the smallest data element that can be written into the fifo is one byte. for example, if plen = 5, then the size of the data is plen + 1 = 6. when loading data, the two msbs of the data byte are ignored. once data is written into the crcwdat msb (as defined by plen), the value of vword<4:0> (crccon<12:8>) increments by one. when crcgo = 1 and vword > 0, a word of data to be shifted is moved from the fifo into the shift engine. when the data word moves from the fifo to the shift engine, the vword bits decrement by one. the serial shifter continues to receive data from the fifo, shifting until the vword bits reach 0. the last bit of data will be shifted through the crc module (plen + 1)/2 clock cycles after the vword bits reach 0. this is when the module is completed with the crc calculation. therefore, for a given value of plen, it will take (plen + 1)/2 * vword number of clock cycles to complete the crc calculations. when vword<4:0> reach 8 (or 16), the crcful bit will be set. when vword<4:0> reach 0, the crcmpt bit will be set. to continually feed data into the crc engine, the recommended mode of operation is to initially ?prime? the fifo with a sufficient number of words so no inter- rupt is generated before the next word can be written. once that is done, start the crc by setting the crcgo bit to ? 1 ?. from that point onward, the vword bits should be polled. if they read less than 8 or 16, another word can be written into the fifo. to empty words already written into a fifo, the crcgo bit must be set to ? 1 ? and the crc shifter allowed to run until the crcmpt bit is set. also, to get the correct crc reading, it will be necessary to wait for the crcmpt bit to go high before reading the crcwdat register. if a word is written when the crcful bit is set, the vword pointer will roll over to 0. the hardware will then behave as if the fifo is empty. however, the con- dition to generate an interrupt will not be met; therefore, no interrupt will be generated (see section 20.1.2 ?interrupt operation? ). at least one instruction cycle must pass after a write to crcwdat before a read of the vword bits is done. 20.1.2 interrupt operation when the vword<4:0> bits make a transition from a value of ? 1 ? to ? 0 ?, an interrupt will be generated. note that the crc calculation is not complete at this point; an additional time of (plen + 1)/2 clock cycles is required before the output can be read. 20.2 operation in power save modes 20.2.1 sleep mode if sleep mode is entered while the module is operating, the module will be suspended in its current state until clock execution resumes. 20.2.2 idle mode to continue full module operation in idle mode, the csidl bit must be cleared prior to entry into the mode. if csidl = 1 , the module will behave the same way as it does in sleep mode; pending interrupt events will be passed on, even though the module clocks are not available. crcwdat bit 0 bit 1 bit n (2) x(1) (1) read/write bus shift buffer data bit 2 x(2) (1) x(n) (1) note 1: each xor stage of the shift engine is programmable. see text for details. 2: polynomial length n is determined by ([plen<3:0>] + 1).
? 2010 microchip technology inc. ds39905e-page 223 pic24fj256ga110 family 20.3 registers there are four registers used to control programmable crc operation: ? crccon ? crcxor ? crcdat ? crcwdat register 20-1: crccon: crc control register u-0 u-0 r/w-0 r-0 r-0 r-0 r-0 r-0 ? ? csidl vword4 vword3 vword2 vword1 vword0 bit 15 bit 8 r-0 r-1 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 crcful crcmpt ? crcgo plen3 plen2 plen1 plen0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-14 unimplemented: read as ? 0 ? bit 13 csidl: crc stop in idle mode bit 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12-8 vword<4:0>: pointer value bits indicates the number of valid words in the fifo. has a maximum value of 8 when plen<3:0> > 7 or 16 when plen<3:0> ? ? 7. bit 7 crcful : fifo full bit 1 = fifo is full 0 = fifo is not full bit 6 crcmpt: fifo empty bit 1 = fifo is empty 0 = fifo is not empty bit 5 unimplemented: read as ? 0 ? bit 4 crcgo: start crc bit 1 = start crc serial shifter 0 = crc serial shifter turned off bit 3-0 plen<3:0>: polynomial length bits denotes the length of the polynomial to be generated minus 1.
pic24fj256ga110 family ds39905e-page 224 ? 2010 microchip technology inc. register 20-2: crcxor: crc xor polynomial register r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 x15 x14 x13 x12 x11 x10 x9 x8 bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 u-0 x7 x6 x5 x4 x3 x2 x1 ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-1 x<15:1>: xor of polynomial term x n enable bits bit 0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 225 pic24fj256ga110 family 21.0 10-bit high-speed a/d converter the 10-bit a/d converter has the following key features: ? successive approximation (sar) conversion ? conversion speeds of up to 500 ksps ? 16 analog input pins ? external voltage reference input pins ? internal band gap reference inputs ? automatic channel scan mode ? selectable conversion trigger source ? 16-word conversion result buffer ? selectable buffer fill modes ? four result alignment options ? operation during cpu sleep and idle modes on all pic24fj256ga110 family devices, the 10-bit a/d converter has 16 analog input pins, designated an0 through an15. in addition, there are two analog input pins for external voltage reference connections (v ref + and v ref -). these voltage reference inputs may be shared with other analog input pins. a block diagram of the a/d converter is shown in figure 21-1 . to perform an a/d conversion: 1. configure the a/d module: a) configure port pins as analog inputs and/or select band gap reference input (ad1pcfgl<15:0> and ad1pcfgh<1:0>). b) select voltage reference source to match expected range on analog inputs (ad1con2<15:13>). c) select the analog conversion clock to match the desired data rate with the processor clock (ad1con3<7:0>). d) select the appropriate sample/conversion sequence (ad1con1<7:5> and ad1con3<12:8>). e) select how conversion results are presented in the buffer (ad1con1<9:8>). f) select interrupt rate (ad1con2<5:2>). g) turn on a/d module (ad1con1<15>). 2. configure the a/d interrupt (if required): a) clear the ad1if bit. b) select a/d interrupt priority. note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 17. ?10-bit a/d converter? (ds39705).
pic24fj256ga110 family ds39905e-page 226 ? 2010 microchip technology inc. figure 21-1: 10-bit high-speed a/d converter block diagram comparator 10-bit sar conversion logic v ref + dac an12 an13 an14 an15 an8 an9 an10 an11 an4 an5 an6 an7 an0 an1 an2 an3 v ref - sample control s/h av ss av dd adc1buf0: adc1buff ad1con1 ad1con2 ad1con3 ad1chs ad1pcfgl ad1pcfgh control logic data formatting input mux control conversion control pin config control internal data bus 16 v r + v r - mux a mux b v inh v inl v inh v inh v inl v inl v r + v r - v r select v bg v bg /2 ad1cssl
? 2010 microchip technology inc. ds39905e-page 227 pic24fj256ga110 family register 21-1: ad1con1: a/d control register 1 r/w-0 u-0 r/w-0 u-0 u-0 u-0 r/w-0 r/w-0 adon (1) ?adsidl ? ? ?form1form0 bit 15 bit 8 r/w -0 r/w -0 r/w-0 u-0 u-0 r/w-0 r/w -0, hcs r -0, hcs ssrc2 ssrc1 ssrc0 ? ? asam samp done bit 7 bit 0 legend: hcs = hardware clearable/settable bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 adon: a/d operating mode bit (1) 1 = a/d converter module is operating 0 = a/d converter is off bit 14 unimplemented: read as ? 0 ? bit 13 adsidl: stop in idle mode bit 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12-10 unimplemented: read as ? 0 ? bit 9-8 form<1:0>: data output format bits 11 = signed fractional ( sddd dddd dd00 0000 ) 10 = fractional ( dddd dddd dd00 0000 ) 01 = signed integer ( ssss sssd dddd dddd ) 00 = integer ( 0000 00dd dddd dddd ) bit 7-5 ssrc<2:0>: conversion trigger source select bits 111 = internal counter ends sampling and starts conversion (auto-convert) 110 = ctmu event ends sampling and starts conversion 101 = reserved 100 = timer5 compare ends sampling and starts conversion 011 = reserved 010 = timer3 compare ends sampling and starts conversion 001 = active transition on int0 pin ends sampling and starts conversion 000 = clearing samp bit ends sampling and starts conversion bit 4-3 unimplemented: read as ? 0 ? bit 2 asam: a/d sample auto-start bit 1 = sampling begins immediately after last conversion completes; samp bit is auto-set 0 = sampling begins when the samp bit is set bit 1 samp: a/d sample enable bit 1 = a/d sample/hold amplifier is sampling input 0 = a/d sample/hold amplifier is holding bit 0 done: a/d conversion status bit 1 = a/d conversion is done 0 = a/d conversion is not done note 1: values of adc1bufx registers will not retain their values once the adon bit is cleared. read out the conversion values from the buffer before disabling the module.
pic24fj256ga110 family ds39905e-page 228 ? 2010 microchip technology inc. register 21-2: ad1con2: a/d control register 2 r/w-0 r/w-0 r/w-0 r-0 u-0 r/w-0 u-0 u-0 vcfg2 vcfg1 vcfg0 r ? cscna ? ? bit 15 bit 8 r-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 bufs ? smpi3 smpi2 smpi1 smpi0 bufm alts bit 7 bit 0 legend: r = reserved bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-13 vcfg<2:0>: voltage reference configuration bits bit 12 reserved: maintain as ? 0 ? bit 11 unimplemented: read as ? 0 ? bit 10 cscna: scan input selections for s/h positive input for mux a input multiplexer setting bit 1 = scan inputs 0 = do not scan inputs bit 9-8 unimplemented: read as ? 0 ? bit 7 bufs: buffer fill status bit (valid only when bufm = 1 ) 1 = a/d is currently filling buffer 08-0f, user should access data in 00-07 0 = a/d is currently filling buffer 00-07, user should access data in 08-0f bit 6 unimplemented: read as ? 0 ? bit 5-2 smpi<3:0>: sample/convert sequences per interrupt selection bits 1111 = interrupts at the completion of conversion for each 16th sample/convert sequence 1110 = interrupts at the completion of conversion for each 15th sample/convert sequence ..... 0001 = interrupts at the completion of conversion for each 2nd sample/convert sequence 0000 = interrupts at the completion of conversion for each sample/convert sequence bit 1 bufm: buffer mode select bit 1 = buffer configured as two 8-word buffers (adc1bufn<15:8> and adc1bufn<7:0>) 0 = buffer configured as one 16-word buffer (adc1bufn<15:0>) bit 0 alts: alternate input sample mode select bit 1 = uses mux a input multiplexer settings for first sample, then alternates between mux b and mux a input multiplexer settings for all subsequent samples 0 = always uses mux a input multiplexer settings vcfg<2:0> v r +v r - 000 av dd av ss 001 external v ref + pin av ss 010 av dd external v ref - pin 011 external v ref + pin external v ref - pin 1xx av dd av ss
? 2010 microchip technology inc. ds39905e-page 229 pic24fj256ga110 family register 21-3: ad1con3: a/d control register 3 r/w-0 r-0 r-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 adrc r r samc4 samc3 samc2 samc1 samc0 bit 15 bit 8 r/w -0 r/w -0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 adcs7 adcs6 adcs5 adcs4 adcs3 adcs2 adcs1 adcs0 bit 7 bit 0 legend: r = reserved bit r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 adrc: a/d conversion clock source bit 1 = a/d internal rc clock 0 = clock derived from system clock bit 14-13 reserved : maintain as ? 0 ? bit 12-8 samc<4:0>: auto-sample time bits 11111 = 31 t ad 00001 = 1 t ad 00000 = 0 t ad (not recommended) bit 7-0 adcs<7:0>: a/d conversion clock select bits 11111111 = reserved, do not use 01000000 00111111 = 64 t cy 00111110 = 63 t cy 00000001 = 2 * t cy 00000000 = t cy
pic24fj256ga110 family ds39905e-page 230 ? 2010 microchip technology inc. register 21-4: ad1chs: a/d input select register r/w-0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ch0nb ? ? ch0sb4 (1) ch0sb3 (1) ch0sb2 (1) ch0sb1 (1) ch0sb0 (1) bit 15 bit 8 r/w -0 u-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ch0na ? ? ch0sa4 ch0sa3 ch0sa2 ch0sa1 ch0sa0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 ch0nb: channel 0 negative input select for mux b multiplexer setting bit 1 = channel 0 negative input is an1 0 = channel 0 negative input is v r - bit 14-13 unimplemented: read as ? 0 ? bit 12-8 ch0sb<4:0>: channel 0 positive input select for mux b multiplexer setting bits (1) 10001 = channel 0 positive input is internal band gap reference (v bg ) 10000 = channel 0 positive input is v bg /2 01111 = channel 0 positive input is an15 01110 = channel 0 positive input is an14 01101 = channel 0 positive input is an13 01100 = channel 0 positive input is an12 01011 = channel 0 positive input is an11 01010 = channel 0 positive input is an10 01001 = channel 0 positive input is an9 01000 = channel 0 positive input is an8 00111 = channel 0 positive input is an7 00110 = channel 0 positive input is an6 00101 = channel 0 positive input is an5 00100 = channel 0 positive input is an4 00011 = channel 0 positive input is an3 00010 = channel 0 positive input is an2 00001 = channel 0 positive input is an1 00000 = channel 0 positive input is an0 bit 7 ch0na: channel 0 negative input select for mux a multiplexer setting bit 1 = channel 0 negative input is an1 0 = channel 0 negative input is v r - bit 6-5 unimplemented: read as ? 0 ? bit 4-0 ch0sa<4:0>: channel 0 positive input select for mux a multiplexer setting bits implemented combinations are identical to those for chosb<4:0> (above). note 1: combinations, ? 10010 ? through ? 11111 ?, are unimplemented; do not use.
? 2010 microchip technology inc. ds39905e-page 231 pic24fj256ga110 family register 21-5: ad1pcfgl: a/d port configuration register (low) r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 pcfg15 pcfg14 pcfg 13 pcfg12 pcfg11 pcfg10 pcfg9 pcfg8 bit 15 bit 8 r/w -0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 pcfg7 pcfg6 pcfg5 pcfg4 pcfg3 pcfg2 pcfg1 pcfg0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-0 pcfg<15:0>: analog input pin configuration control bits 1 = pin for corresponding analog channel is configured in digital mode; i/o port read enabled 0 = pin configured in analog mode; i/o port read disabled, a/d samples pin voltage register 21-6: ad1pcfgh: a/d port configuration register (high) u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 u -0 u-0 u-0 u-0 u-0 u-0 r/w-0 r/w-0 ? ? ? ? ? ? pcfg17 pcfg16 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-2 unimplemented: read as ? 0 ? bit 1 pcfg17: a/d input band gap scan enable bit 1 = analog channel disabled from input scan 0 = internal band gap (v bg ) channel enabled for input scan bit 0 pcfg16: a/d input half band gap scan enable bit 1 = analog channel disabled from input scan 0 = internal v bg /2 channel enabled for input scan
pic24fj256ga110 family ds39905e-page 232 ? 2010 microchip technology inc. register 21-7: ad1cssl: a/d input scan select register (low) r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 cssl15 cssl14 cssl13 cssl12 cssl11 cssl10 cssl9 cssl8 bit 15 bit 8 r/w -0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 cssl7 cssl6 cssl5 cssl4 cssl3 cssl2 cssl1 cssl0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-0 cssl<15:0>: a/d input pin scan selection bits 1 = corresponding analog channel selected for input scan 0 = analog channel omitted from input scan
? 2010 microchip technology inc. ds39905e-page 233 pic24fj256ga110 family equation 21-1: a/d conversion clock period (1) figure 21-2: 10-bit a/d converter analog input model note 1: based on t cy = 2 * t osc , doze mode and pll are disabled. t ad = t cy ? (adcs + 1) adcs = ? 1 t ad t cy c pin va rs anx v t = 0.6v v t = 0.6v i leakage r ic ? 250 ? sampling switch r ss c hold = dac capacitance v ss v dd = 4.4 pf (typical) ? 500 na legend: c pin v t i leakage r ic r ss c hold = input capacitance = threshold voltage = leakage current at the pin due to = interconnect resistance = sampling switch resistance = sample/hold capacitance (from dac) various junctions note: c pin value depends on device package and is not tested. the effect of c pin is negligible if rs ? 5 k ? . r ss ? 5 k ?? (typical) 6-11 pf (typical)
pic24fj256ga110 family ds39905e-page 234 ? 2010 microchip technology inc. figure 21-3: a/d transfer function 10 0000 0001 (513) 10 0000 0010 (514) 10 0000 0011 (515) 01 1111 1101 (509) 01 1111 1110 (510) 01 1111 1111 (511) 11 1111 1110 (1022) 11 1111 1111 (1023) 00 0000 0000 (0) 00 0000 0001 (1) output code 10 0000 0000 (512) (v inh ? v inl ) v r - v r + ? v r - 1024 512*(v r + ? v r -) 1024 v r + v r - + v r - + 1023*(v r + ? v r -) 1024 v r - + 0 (binary (decimal)) voltage level
? 2010 microchip technology inc. ds39905e-page 235 pic24fj256ga110 family 22.0 triple comparator module the triple comparator module provides three dual-input comparators. the inputs to the comparator can be con- figured to use any one of four external analog inputs, as well as a voltage reference input from either the internal band gap reference divided by two (v bg /2) or the comparator voltage reference generator. the comparator outputs may be directly connected to the cxout pins. when the respective coe equals ? 1 ?, the i/o pad logic makes the unsynchronized output of the comparator available on the pin. a simplified block diagram of the module in shown in figure 22-1 . diagrams of the possible individual comparator configurations are shown in figure 22-2 . each comparator has its own control register, cmxcon ( register 22-1 ), for enabling and configuring its operation. the output and event status of all three comparators are provided in the cmstat register ( register 22-2 ). figure 22-1: triple comp arator module block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 19. ?comparator module? (ds39710). c1 v in - v in + c x inb c x inc c x ina c x ind cv ref v bg /2 c2 v in - v in + c3 v in - v in + coe c1out pin cpol trigger/interrupt logic cevt evpol<1:0> cout input select logic cch<1:0> cref coe c2out pin cpol trigger/interrupt logic cevt evpol<1:0> cout coe c3out pin cpol trigger/interrupt logic cevt evpol<1:0> cout
pic24fj256ga110 family ds39905e-page 236 ? 2010 microchip technology inc. figure 22-2: individual comparator configurations cx v in - v in + off (read as ?0?) comparator off cen = 0 , cref = x , cch<1:0> = xx comparator cxinb > cxina compare cen = 1 , cref = 0 , cch<1:0> = 00 coe cxout cx v in - v in + coe c x inb c x ina comparator cxind > cxina compare cen = 1 , cref = 0 , cch<1:0> = 10 cx v in - v in + coe cxout c x ind c x ina comparator cxinc > cxina compare cen = 1 , cref = 0 , cch<1:0> = 01 cx v in - v in + coe c x inc c x ina comparator v bg > cxina compare cen = 1 , cref = 0 , cch<1:0> = 11 cx v in - v in + coe v bg /2 c x ina comparator cxinb > cv ref compare cen = 1 , cref = 1 , cch<1:0> = 00 cx v in - v in + coe c x inb cv ref comparator cxind > cv ref compare cen = 1 , cref = 1 , cch<1:0> = 10 cx v in - v in + coe c x ind cv ref comparator cxinc > cv ref compare cen = 1 , cref = 1 , cch<1:0> = 01 cx v in - v in + coe c x inc cv ref comparator v bg > cv ref compare cen = 1 , cref = 1 , cch<1:0> = 11 cx v in - v in + coe v bg /2 cv ref pin pin cxout pin cxout pin cxout pin cxout pin cxout pin cxout pin cxout pin
? 2010 microchip technology inc. ds39905e-page 237 pic24fj256ga110 family register 22-1: cmxcon: comp arator x control registers (comparators 1 through 3) r/w-0 r/w-0 r/w-0 u-0 u-0 u-0 r/w-0 r-0 cen coe cpol ? ? ? cevt cout bit 15 bit 8 r/w-0 r/w-0 u-0 r/w-0 u-0 u-0 r/w-0 r/w-0 evpol1 evpol0 ? cref ? ? cch1 cch0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 cen: comparator enable bit 1 = comparator is enabled 0 = comparator is disabled bit 14 coe: comparator output enable bit 1 = comparator output is present on the cxout pin. 0 = comparator output is internal only bit 13 cpol: comparator output polarity select bit 1 = comparator output is inverted 0 = comparator output is not inverted bit 12-10 unimplemented: read as ? 0 ? bit 9 cevt: comparator event bit 1 = comparator event defined by evpol<1:0> has occurred; subsequent triggers and interrupts are disabled until the bit is cleared 0 = comparator event has not occurred bit 8 cout: comparator output bit when cpol = 0 : 1 =v in + > v in - 0 =v in + < v in - when cpol = 1 : 1 =v in + < v in - 0 =v in + > v in - bit 7-6 evpol<1:0>: trigger/event/interrupt polarity select bits 11 = trigger/event/interrupt generated on any change of the comparator output (while cevt = 0 ) 10 = trigger/event/interrupt generated on transition of the comparator output: if cpol = 0 (non-inverted polarity): high-to-low transition only. if cpol = 1 (inverted polarity): low-to-high transition only. 01 = trigger/event/interrupt generated on transition of comparator output: if cpol = 0 (non-inverted polarity): low-to-high transition only. if cpol = 1 (inverted polarity): high-to-low transition only. 00 = trigger/event/interrupt generation is disabled bit 5 unimplemented: read as ? 0 ?
pic24fj256ga110 family ds39905e-page 238 ? 2010 microchip technology inc. bit 4 cref: comparator reference select bits (non-inverting input) 1 = non-inverting input connects to internal cv ref voltage 0 = non-inverting input connects to c x ina pin bit 3-2 unimplemented: read as ? 0 ? bit 1-0 cch<1:0>: comparator channel select bits 11 = inverting input of comparator connects to v bg /2 10 = inverting input of comparator connects to c x ind pin 01 = inverting input of comparator connects to c x inc pin 00 = inverting input of comparator connects to c x inb pin register 22-1: cmxcon: comp arator x control registers (comparators 1 through 3) (continued) register 22-2: cmstat: comparat or module status register r/w-0 u-0 u-0 u-0 u-0 r-0 r-0 r-0 cmidl ? ? ? ? c3evt c2evt c1evt bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 r-0 r-0 r-0 ? ? ? ? ? c3out c2out c1out bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 cmidl: comparator stop in idle mode bit 1 = module does not generate interrupts in idle mode, but is otherwise operational 0 = module continues normal operation in idle mode bit 14-11 unimplemented: read as ? 0 ? bit 10 c3evt: comparator 3 event status bit (read-only) shows the current event status of comparator 3 (cm3con<9>). bit 9 c2evt: comparator 2 event status bit (read-only) shows the current event status of comparator 2 (cm2con<9>). bit 8 c1evt: comparator 1 event status bit (read-only) shows the current event status of comparator 1 (cm1con<9>). bit 7-3 unimplemented: read as ? 0 ? bit 2 c3out: comparator 3 output status bit (read-only) shows the current output of comparator 3 (cm3con<8>). bit 1 c2out: comparator 2 output status bit (read-only) shows the current output of comparator 2 (cm2con<8>). bit 0 c1out: comparator 1 output status bit (read-only) shows the current output of comparator 1 (cm1con<8>).
? 2010 microchip technology inc. ds39905e-page 239 pic24fj256ga110 family 23.0 comparator voltage reference 23.1 configuring the comparator voltage reference the voltage reference module is controlled through the cvrcon register ( register 23-1 ). the comparator voltage reference provides two ranges of output voltage, each with 16 distinct levels. the range to be used is selected by the cvrr bit (cvrcon<5>). the primary difference between the ranges is the size of the steps selected by the cv ref selection bits (cvr<3:0>), with one range offering finer resolution. the comparator reference supply voltage can come from either v dd and v ss , or the external v ref + and v ref -. the voltage source is selected by the cvrss bit (cvrcon<4>). the settling time of the comparator voltage reference must be considered when changing the cv ref output. figure 23-1: comparator voltage reference block diagram note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual? , section 20. ?comparator voltage reference module? (ds39709). 16-to-1 mux cvr<3:0> 8r r cvren cvrss = 0 av dd v ref + cvrss = 1 8r cvrss = 0 v ref - cvrss = 1 r r r r r r 16 steps cvrr cv ref av ss
pic24fj256ga110 family ds39905e-page 240 ? 2010 microchip technology inc. register 23-1: cvrcon: comparator vo ltage reference control register u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 15 bit 8 r/w -0 r/w -0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 cvren cvroe cvrr cvrss cvr3 cvr2 cvr1 cvr0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-8 unimplemented: read as ? 0 ? bit 7 cvren: comparator voltage reference enable bit 1 =cv ref circuit powered on 0 =cv ref circuit powered down bit 6 cvroe: comparator v ref output enable bit 1 =cv ref voltage level is output on cv ref pin 0 =cv ref voltage level is disconnected from cv ref pin bit 5 cvrr: comparator v ref range selection bit 1 =cv rsrc range should be 0 to 0.625 cv rsrc with cv rsrc /24 step size 0 =cv rsrc range should be 0.25 to 0.719 cv rsrc with cv rsrc /32 step size bit 4 cvrss: comparator v ref source selection bit 1 = comparator reference source, cv rsrc = v ref + ? v ref - 0 = comparator reference source, cv rsrc = av dd ? av ss bit 3-0 cvr<3:0>: comparator v ref value selection, 0 ? cvr<3:0> ? 15, bits when cvrr = 1 : cv ref = (cvr<3:0>/ 24) ? (cv rsrc ) when cvrr = 0 : cv ref = 1/4 ? (cv rsrc ) + (cvr<3:0>/32) ? (cv rsrc )
? 2010 microchip technology inc. ds39905e-page 241 pic24fj256ga110 family 24.0 charge time measurement unit (ctmu) the charge time measurement unit is a flexible analog module that provides accurate differential time measure- ment between pulse sources, as well as asynchronous pulse generation. its key features include: ? four edge input trigger sources ? polarity control for each edge source ? control of edge sequence ? control of response to edges ? time measurement resolution of 1 nanosecond ? accurate current source suitable for capacitive measurement together with other on-chip analog modules, the ctmu can be used to precisely measure time, measure capacitance, measure relative changes in capacitance or generate output pulses that are independent of the system clock. the ctmu module is ideal for interfacing with capacitive-based sensors. the ctmu is controlled through two registers: ctmucon and ctmuicon. ctmucon enables the module and controls edge source selection, edge source polarity selection, and edge sequencing. the ctmuicon register controls the selection and trim of the current source. 24.1 measuring capacitance the ctmu module measures capacitance by generat- ing an output pulse, with a width equal to the time, between edge events on two separate input channels. the pulse edge events to both input channels can be selected from four sources: two internal peripheral modules (oc1 and timer1) and two external pins (ctedg1 and ctedg2). this pulse is used with the module?s precision current source to calculate capacitance according to the relationship for capacitance measurements, the a/d converter samples an external capacitor (c app ) on one of its input channels after the ctmu output?s pulse. a preci- sion resistor (r pr ) provides current source calibration on a second a/d channel. after the pulse ends, the converter determines the voltage on the capacitor. the actual calculation of capacitance is performed in software by the application. figure 24-1 shows the external connections used for capacitance measurements, and how the ctmu and a/d modules are related in this application. this example also shows the edge events coming from timer1, but other configurations using external edge sources are possible. a detailed discussion on measur- ing capacitance and time with the ctmu module is provided in the ?pic24f family reference manual? . figure 24-1: typical connections and internal configuration for capacitance measurement note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive reference source. for more information, refer to the ?pic24f family reference manual ?, section 11. ?charge time measurement unit (ctmu)? (ds39724). i = c ? dv dt pic24fj device a/d converter ctmu anx c app output pulse edg1 edg2 r pr an y timer1 current source
pic24fj256ga110 family ds39905e-page 242 ? 2010 microchip technology inc. 24.2 measuring time time measurements on the pulse width can be similarly performed using the a/d module?s internal capacitor (c ad ) and a precision resistor for current calibration. figure 24-2 shows the external connections used for time measurements, and how the ctmu and a/d modules are related in this application. this example also shows both edge events coming from the external ctedg pins, but other configurations using internal edge sources are possible. a detailed discussion on measuring capacitance and time with the ctmu module is provided in the ? pic24f family reference manual? . 24.3 pulse generation and delay the ctmu module can also generate an output pulse with edges that are not synchronous with the device?s system clock. more specifically, it can generate a pulse with a programmable delay from an edge event input to the module. when the module is configured for pulse generation delay by setting the tgen bit (ctmucon<12>), the internal current source is connected to the b input of comparator 2. a capacitor (c delay ) is connected to the comparator 2 pin c2inb, and the comparator volt- age reference, cv ref , is connected to c2ina. cv ref is then configured for a specific trip point. the module begins to charge c delay when an edge event is detected. when c delay charges above the cv ref trip point, a pulse is output on ctpls. the length of the pulse delay is determined by the value of c delay and the cv ref trip point. figure 24-3 shows the external connections for pulse generation, as well as the relationship of the different analog modules required. while ctedg1 is shown as the input pulse source, other options are available. a detailed discussion on pulse generation with the ctmu module is provided in the ?pic24f family reference manual? . figure 24-2: typical co nnections and internal configuration for time measurement figure 24-3: typical co nnections and internal co nfiguration for pulse delay generation pic24fj device a/d converter ctmu ctedg1 ctedg2 anx output pulse edg1 edg2 c ad r pr current source c2 cv ref ctpls pic24fj device current source comparator ctmu ctedg1 c2inb c delay edg1
? 2010 microchip technology inc. ds39905e-page 243 pic24fj256ga110 family register 24-1: ctmucon: ctmu control register r/w-0 u-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 ctmuen ? ctmusidl tgen edgen edgseqen idissen cttrig bit 15 bit 8 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 edg2pol edg2sel1 edg2sel0 edg1pol ed g1sel1 edg1sel0 edg2stat edg1stat bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15 ctmuen: ctmu enable bit 1 = module is enabled 0 = module is disabled bit 14 unimplemented: read as ? 0 ? bit 13 ctmusidl: stop in idle mode bit 1 = discontinue module operation when device enters idle mode 0 = continue module operation in idle mode bit 12 tgen: time generation enable bit (1) 1 = enables edge delay generation 0 = disables edge delay generation bit 11 edgen: edge enable bit 1 = edges are not blocked 0 = edges are blocked bit 10 edgseqen: edge sequence enable bit 1 = edge 1 event must occur before edge 2 event can occur 0 = no edge sequence is needed bit 9 idissen: analog current source control bit 1 = analog current source output is grounded 0 = analog current source output is not grounded bit 8 cttrig: trigger control bit 1 = trigger output is enabled 0 = trigger output is disabled bit 7 edg2pol: edge 2 polarity select bit 1 = edge 2 programmed for a positive edge response 0 = edge 2 programmed for a negative edge response bit 6-5 edg2sel<1:0>: edge 2 source select bits 11 = cted1 pin 10 = cted2 pin 01 = oc1 module 00 = timer1 module bit 4 edg1pol: edge 1 polarity select bit 1 = edge 1 programmed for a positive edge response 0 = edge 1 programmed for a negative edge response note 1: if tgen = 1 , the ctedgx inputs and ctpls outputs must be assigned to available rpn pins before use. see section 10.4 ?peripheral pin select? for more information.
pic24fj256ga110 family ds39905e-page 244 ? 2010 microchip technology inc. bit 3-2 edg1sel<1:0>: edge 1 source select bits 11 = cted1 pin 10 = cted2 pin 01 = oc1 module 00 = timer1 module bit 1 edg2stat: edge 2 status bit 1 = edge 2 event has occurred 0 = edge 2 event has not occurred bit 0 edg1stat: edge 1 status bit 1 = edge 1 event has occurred 0 = edge 1 event has not occurred register 24-1: ctmucon: ctmu control register (continued) note 1: if tgen = 1 , the ctedgx inputs and ctpls outputs must be assigned to available rpn pins before use. see section 10.4 ?peripheral pin select? for more information. register 24-2: ctmuicon: ctmu current control register r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 itrim5 itrim4 itrim3 itrim2 itrim1 itrim0 irng1 irng0 bit 15 bit 8 u-0 u-0 u-0 u-0 u-0 u-0 u-0 u-0 ? ? ? ? ? ? ? ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 15-10 itrim<5:0>: current source trim bits 011111 = maximum positive change from nominal current 011110 . . . . . 000001 = minimum positive change from nominal current 000000 = nominal current output specified by irng<1:0> 111111 = minimum negative change from nominal current . . . . . 100010 100001 = maximum negative change from nominal current bit 9-8 irng<1:0>: current source range select bits 11 = 100 ? base current 10 = 10 ? base current 01 = base current level (0.55 ? a nominal) 00 = current source disabled bit 7-0 unimplemented: read as ? 0 ?
? 2010 microchip technology inc. ds39905e-page 245 pic24fj256ga110 family 25.0 special features pic24fj256ga110 family devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. these are: ? flexible configuration ? watchdog timer (wdt) ? code protection ? jtag boundary scan interface ? in-circuit serial programming ? in-circuit emulation 25.1 configuration bits the configuration bits can be programmed (read as ? 0 ?), or left unprogrammed (read as ? 1 ?), to select various device configurations. these bits are mapped starting at program memory location f80000h. a detailed explana- tion of the various bit functions is provided in register 25-1 through register 25-5 . note that address f80000h is beyond the user program memory space. in fact, it belongs to the configuration memory space (800000h-ffffffh) which can only be accessed using table reads and table writes. 25.1.1 considerations for configuring pi c24fj256ga110 family devices in pic24fj256ga110 family devices, the configuration bytes are implemented as volatile memory. this means that configuration data must be programmed each time the device is powered up. configuration data is stored in the three words at the top of the on-chip program memory space, known as the flash configuration words. their specific locations are shown in table 25-1 . these are packed representations of the actual device configuration bits, whose actual locations are distributed among several locations in configuration space. the configuration data is automat- ically loaded from the flash configuration words to the proper configuration registers during device resets. when creating applications for these devices, users should always specifically allocate the location of the flash configuration word for configuration data. this is to make certain that program code is not stored in this address when the code is compiled. the upper byte of all flash configuration words in pro- gram memory should always be ? 1111 1111 ?. this makes them appear to be nop instructions in the remote event that their locations are ever executed by accident. since configuration bits are not implemented in the corresponding locations, writing ? 1 ?s to these locations has no effect on device operation. table 25-1: flash configuration word lo cations for pic24fj256ga110 family devices note: this data sheet summarizes the features of this group of pic24f devices. it is not intended to be a comprehensive refer- ence source. for more information, refer to the following sections of the ?pic24f family reference manual? : ? section 9. ?watchdog timer (wdt)? (ds39697) ? section 32. ?high-level device integration? (ds39719) ? section 33. ?programming and diagnostics? (ds39716) note: configuration data is reloaded on all types of device resets. note: performing a page erase operation on the last page of program memory clears the flash configuration words, enabling code protection as a result. therefore, users should avoid performing page erase operations on the last page of program memory. device configuration word addresses 123 pic24fj64ga1 abfeh abfch abfah pic24fj128ga1 157feh 157fc 157fa pic24fj192ga1 20bfeh 20bfc 20bfa pic24fj256ga1 2abfeh 2abfc 2abfa
pic24fj256ga110 family ds39905e-page 246 ? 2010 microchip technology inc. register 25-1: cw1: flash configuration word 1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 ? ? ? ? ? ? ? ? bit 23 bit 16 r-x r/po-1 r/po-1 r/po-1 r/po-1 r-1 r/po-1 r/po-1 r jtagen gcp gwrp debug r ics1 ics0 bit 15 bit 8 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 fwdten windis ? fwpsa wdtps3 wdtps2 wdtps1 wdtps0 bit 7 bit 0 legend: r = reserved bit r = readable bit po = program once bit u = unimplemented bit, read as ? 0 ? -n = value when device is unprogrammed ?1? = bit is set ?0? = bit is cleared bit 23-16 reserved bit 15 reserved: the value is unknown; program as ? 0 ? bit 14 jtagen: jtag port enable bit 1 = jtag port is enabled 0 = jtag port is disabled bit 13 gcp: general segment program memory code protection bit 1 = code protection is disabled 0 = code protection is enabled for the entire program memory space bit 12 gwrp: general segment code flash write protection bit 1 = writes to program memory are allowed 0 = writes to program memory are disabled bit 11 debug : background debugger enable bit 1 = device resets into operational mode 0 = device resets into debug mode bit 10 reserved: always maintain as ? 1 ? bit 9-8 ics<1:0>: emulator pin placement select bits 11 = emulator functions are shared with pgec1/pged1 10 = emulator functions are shared with pgec2/pged2 01 = emulator functions are shared with pgec3/pged3 00 = reserved; do not use bit 7 fwdten: watchdog timer enable bit 1 = watchdog timer is enabled 0 = watchdog timer is disabled bit 6 windis: windowed watchdog timer disable bit 1 = standard watchdog timer enabled 0 = windowed watchdog timer enabled; fwdten must be ? 1 ? bit 5 reserved bit 4 fwpsa: wdt prescaler ratio select bit 1 = prescaler ratio of 1:128 0 = prescaler ratio of 1:32
? 2010 microchip technology inc. ds39905e-page 247 pic24fj256ga110 family bit 3-0 wdtps<3:0>: watchdog timer postscaler select bits 1111 = 1:32,768 1110 = 1:16,384 1101 = 1:8,192 1100 = 1:4,096 1011 = 1:2,048 1010 = 1:1,024 1001 = 1:512 1000 = 1:256 0111 = 1:128 0110 = 1:64 0101 = 1:32 0100 = 1:16 0011 = 1:8 0010 = 1:4 0001 = 1:2 0000 = 1:1 register 25-1: cw1: flash configuration word 1 (continued)
pic24fj256ga110 family ds39905e-page 248 ? 2010 microchip technology inc. register 25-2: cw2: flash configuration word 2 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 ? ? ? ? ? ? ? ? bit 23 bit 16 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 ieso ? ? ? ? fnosc2 fnosc1 fnosc0 bit 15 bit 8 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 fcksm1 fcksm0 osciofcn iol1way ? i2c2sel (1) poscmd1 poscmd0 bit 7 bit 0 legend: r = readable bit po = program once bit u = unimplemented bit, read as ? 0 ? -n = value when device is unprogrammed ?1? = bit is set ?0? = bit is cleared bit 23-16 reserved bit 15 ieso: internal external switchover bit 1 = ieso mode (two-speed start-up) enabled 0 = ieso mode (two-speed start-up) disabled bit 14-11 reserved bit 10-8 fnosc<2:0>: initial oscillator select bits 111 = fast rc oscillator with postscaler (frcdiv) 110 = reserved 101 = low-power rc oscillator (lprc) 100 = secondary oscillator (sosc) 011 = primary oscillator with pll module (xtpll, hspll, ecpll) 010 = primary oscillator (xt, hs, ec) 001 = fast rc oscillator with postscaler and pll module (frcpll) 000 = fast rc oscillator (frc) bit 7-6 fcksm<1:0>: clock switching and fail-safe clock monitor configuration bits 1x = clock switching and fail-safe clock monitor are disabled 01 = clock switching is enabled, fail-safe clock monitor is disabled 00 = clock switching is enabled, fail-safe clock monitor is enabled bit 5 osciofcn: osco pin configuration bit if poscmd<1:0> = 11 or 00 : 1 = osco/clko/rc15 functions as clko (f osc /2) 0 = osco/clko/rc15 functions as port i/o (rc15) if poscmd<1:0> = 10 or 01 : osciofcn has no effect on osco/clko/rc15. bit 4 iol1way: iolock one-way set enable bit 1 = the iolock bit (osccon<6>) can be set once, provided the unlock sequence has been completed. once set, the peripheral pin select registers cannot be written to a second time. 0 = the iolock bit can be set and cleared as needed, provided the unlock sequence has been completed bit 3 reserved bit 2 i2c2sel: i2c2 pin select bit (1) 1 = use scl2/sda2 pins for i2c2 0 = use ascl2/asda2 pins for i2c2 note 1: implemented in 100-pin devices only; otherwise unimplemented, read as ? 1 ?.
? 2010 microchip technology inc. ds39905e-page 249 pic24fj256ga110 family bit 1-0 poscmd<1:0>: primary oscillator configuration bits 11 = primary oscillator disabled 10 = hs oscillator mode selected 01 = xt oscillator mode selected 00 = ec oscillator mode selected register 25-2: cw2: flash configuration word 2 (continued) note 1: implemented in 100-pin devices only; otherwise unimplemented, read as ? 1 ?. register 25-3: cw3: flash configuration word 3 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 ? ? ? ? ? ? ? ? bit 23 bit 16 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 wpend wpcfg wpdis ? ? ? ? ? bit 15 bit 8 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 r/po-1 wpfp7 wpfp6 wpfp5 wpfp4 wpfp3 wpfp2 wpfp1 wpfp0 bit 7 bit 0 legend: r = readable bit po = program once bit u = unimplemented bit, read as ? 0 ? -n = value when device is unprogrammed ?1? = bit is set ?0? = bit is cleared bit 23-16 reserved bit 15 wpend: segment write protection end page select bit 1 = protected code segment upper boundary is at the last page of program memory; lower boundary is the code page specified by wpfp<7:0> 0 = protected code segment lower boundary is at the bottom of program memory (000000h); upper boundary is the code page specified by wpfp<7:0> bit 14 wpcfg: configuration word code page protection select bit 1 = last page (at the top of program memory) and flash configuration words are not protected if wpend = 0 0 = last page and flash configuration words are code-protected if wpend = 0 bit 13 wpdis: segment write protection disable bit 1 = segmented code protection disabled 0 = segmented code protection enabled; protected segment defined by wpend, wpcfg and wpfpx configuration bits bit 12-8 reserved bit 7-0 wpfp<7:0>: protected code segment boundary page bits designates the 512-word program code page that is the boundary of the protected code segment, starting with page 0 at the bottom of program memory. if wpend = 1 : first address of designated code page is the lower boundary of the segment. if wpend = 0 : last address of designated code page is the upper boundary of the segment.
pic24fj256ga110 family ds39905e-page 250 ? 2010 microchip technology inc. register 25-4: devid: device id register uuuuuuuu ? ? ? ? ? ? ? ? bit 23 bit 16 uurrrrrr ? ? famid7 famid6 famid5 famid4 famid3 famid2 bit 15 bit 8 rrrrrrrr famid1 famid0 dev5 dev4 dev3 dev2 dev1 dev0 bit 7 bit 0 legend: r = read-only bit u = unimplemented bit bit 23-14 unimplemented: read as ? 1 ? bit 13-6 famid<7:0>: device family identifier bits 01000000 = pic24fj256ga110 family bit 5-0 dev<5:0>: individual device identifier bits 000000 = pic24fj64ga106 000010 = pic24fj64ga108 000110 = pic24fj64ga110 001000 = pic24fj128ga106 001010 = pic24fj128ga108 001110 = pic24fj128ga110 010000 = pic24fj192ga106 010010 = pic24fj192ga108 010110 = pic24fj192ga110 011000 = PIC24FJ256GA106 011010 = pic24fj256ga108 011110 = pic24fj256ga110 register 25-5: devrev: device revision register uuuuuuuu ? ? ? ? ? ? ? ? bit 23 bit 16 uuuuuuur ? ? ? ? ? ? ?majrv2 bit 15 bit 8 rruuurrr majrv1 majrv0 ? ? ? dot2 dot1 dot0 bit 7 bit 0 legend: r = read-only bit u = unimplemented bit bit 23-9 unimplemented: read as ? 0 ? bit 8-6 majrv<2:0>: major revision identifier bits bit 5-3 unimplemented: read as ? 0 ? bit 2-0 dot<2:0>: minor revision identifier bits
? 2010 microchip technology inc. ds39905e-page 251 pic24fj256ga110 family 25.2 on-chip voltage regulator all pic24fj256ga110 family devices power their core digital logic at a nominal 2.5v. this may create an issue for designs that are required to operate at a higher typical voltage, such as 3.3v. to simplify system design, all devices in the pic24fj256ga110 family incorporate an on-chip regulator that allows the device to run its core logic from v dd . the regulator is controlled by the envreg pin. tying v dd to the pin enables the regulator, which in turn, provides power to the core from the other v dd pins. when the reg- ulator is enabled, a low-esr capacitor (such as ceramic) must be connected to the v ddcore /v cap pin ( figure 25-1 ). this helps to maintain the stability of the regulator. the recommended value for the filter capacitor (c efc ) is provided in section 28.1 ?dc characteristics? . if envreg is tied to v ss , the regulator is disabled. in this case, separate power for the core logic at a nomi- nal 2.5v must be supplied to the device on the v ddcore /v cap pin to run the i/o pins at higher voltage levels, typically 3.3v. alternatively, the v ddcore /v cap and v dd pins can be tied together to operate at a lower nominal voltage. refer to figure 25-1 for possible configurations. 25.2.1 voltage regulator tracking mode and low-voltage detection when it is enabled, the on-chip regulator provides a constant voltage of 2.5v nominal to the digital core logic. the regulator can provide this level from a v dd of about 2.5v, all the way up to the device?s v ddmax . it does not have the capability to boost v dd levels below 2.5v. in order to prevent ?brown-out? conditions when the volt- age drops too low for the regulator, the regulator enters tracking mode. in tracking mode, the regulator output follows v dd with a typical voltage drop of 100 mv. when the device enters tracking mode, it is no longer possible to operate at full speed. to provide information about when the device enters tracking mode, the on-chip regulator includes a simple, low-voltage detect circuit. when v dd drops below full-speed oper- ating voltage, the circuit sets the low-voltage detect interrupt flag, lvdif (ifs4<8>). this can be used to generate an interrupt and put the application into a low-power operational mode or trigger an orderly shutdown. low-voltage detection is only available when the regulator is enabled. figure 25-1: connections for the on-chip regulator v dd envreg v ddcore /v cap v ss pic24fj256ga 3.3v (1) 2.5v (1) v dd envreg v ddcore /v cap v ss pic24fj256ga c efc 3.3v regulator enabled (envreg tied to v dd ): regulator disabled (envreg tied to ground): v dd envreg v ddcore /v cap v ss pic24fj256ga 2.5v (1) regulator disabled (v dd tied to v ddcore ): note 1: these are typical operating voltages. refer to section 28.1 ?dc characteristics? for the full operating ranges of v dd and v ddcore . (10 ? f typ)
pic24fj256ga110 family ds39905e-page 252 ? 2010 microchip technology inc. 25.2.2 on-chip regulator and por when the voltage regulator is enabled, it takes approxi- mately 10 ? s for it to generate output. during this time, designated as t vreg , code execution is disabled. t vreg is applied every time the device resumes operation after any power-down, including sleep mode. the length of t vreg is determined by the pmslp bit (rcon<8>), as described in section 25.2.5 ?voltage regulator standby mode? . if the regulator is disabled, a separate power-up timer (pwrt) is automatically enabled. the pwrt adds a fixed delay of 64 ms nominal delay at device start-up (por or bor only). when waking up from sleep with the regulator disabled, the pmslp bit determines the wake-up time. when operating with the regulator disabled, setting pmslp can decrease the device wake-up time. 25.2.3 on-chip regulator and bor when the on-chip regulator is enabled, pic24fj256ga110 family devices also have a simple brown-out capability. if the voltage supplied to the reg- ulator is inadequate to maintain the tracking level, the regulator reset circuitry will generate a brown-out reset. this event is captured by the bor flag bit (rcon<1>). the brown-out voltage specifications are provided in the ?pic24fj family reference manual? , section 7. ?reset? (ds39712). 25.2.4 power-up requirements the on-chip regulator is designed to meet the power-up requirements for the device. if the application does not use the regulator, then strict power-up conditions must be adhered to. while powering up, v ddcore must never exceed v dd by 0.3 volts. 25.2.5 voltage regulator standby mode when enabled, the on-chip regulator always consumes a small incremental amount of current over i dd /i pd , including when the device is in sleep mode, even though the core digital logic does not require power. to provide additional savings in applications where power resources are critical, the regulator automatically disables itself whenever the device goes into sleep mode. this feature is controlled by the pmslp bit (rcon<8>). by default, the bit is cleared, which removes power from the flash program memory, and thus, enables standby mode. when waking up from standby mode, the regulator must wait for t vreg to expire before wake-up. this extra time is needed to ensure that the regulator can source enough current to power the flash memory. for applications which require a faster wake-up time, it is possible to disable regulator standby mode. the pmslp bit can be set to turn off standby mode so that the flash stays powered when in sleep mode and the device can wake-up without waiting for t vreg . when pmslp is set, the power consumption while in sleep mode, will be approximately 40 ? a higher than power consumption when the regulator is allowed to enter standby mode. 25.3 watchdog timer (wdt) for pic24fj256ga110 family devices, the wdt is driven by the lprc oscillator. when the wdt is enabled, the clock source is also enabled. the nominal wdt clock source from lprc is 31 khz. this feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. the prescaler is set by the fwpsa configuration bit. with a 31 khz input, the prescaler yields a nominal wdt time-out period (t wdt ) of 1 ms in 5-bit mode or 4 ms in 7-bit mode. a variable postscaler divides down the wdt prescaler output and allows for a wide range of time-out periods. the postscaler is controlled by the wdtps<3:0> configuration bits (cw1<3:0>), which allow the selec- tion of a total of 16 settings, from 1:1 to 1:32,768. using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved. the wdt, prescaler and postscaler are reset: ? on any device reset ? on the completion of a clock switch, whether invoked by software (i.e., setting the oswen bit after changing the nosc bits) or by hardware (i.e., fail-safe clock monitor) ? when a pwrsav instruction is executed (i.e., sleep or idle mode is entered) ? when the device exits sleep or idle mode to resume normal operation ?by a clrwdt instruction during normal execution if the wdt is enabled, it will continue to run during sleep or idle modes. when the wdt time-out occurs, the device will wake the device and code execution will continue from where the pwrsav instruction was exe- cuted. the corresponding sleep or idle bits (rcon<3:2>) will need to be cleared in software after the device wakes up. the wdt flag bit, wdto (rcon<4>), is not auto- matically cleared following a wdt time-out. to detect subsequent wdt events, the flag must be cleared in software. note: for more information, see section 28.0 ?electrical characteristics? . note: the clrwdt and pwrsav instructions clear the prescaler and postscaler counts when executed.
? 2010 microchip technology inc. ds39905e-page 253 pic24fj256ga110 family 25.3.1 windowed operation the watchdog timer has an optional fixed window mode of operation. in this windowed mode, clrwdt instructions can only reset the wdt during the last 1/4 of the programmed wdt period. a clrwdt instruction executed before that window causes a wdt reset, similar to a wdt time-out. windowed wdt mode is enabled by programming the windis configuration bit (cw1<6>) to ? 0 ?. 25.3.2 control register the wdt is enabled or disabled by the fwdten configuration bit. when the fwdten configuration bit is set, the wdt is always enabled. the wdt can be optionally controlled in software when the fwdten configuration bit has been programmed to ? 0 ?. the wdt is enabled in software by setting the swdten control bit (rcon<5>). the swdten control bit is cleared on any device reset. the software wdt option allows the user to enable the wdt for critical code segments and disable the wdt during non-critical segments for maximum power savings. figure 25-2: wdt block diagram 25.4 program verification and code protection pic24fj256ga110 family devices provide two complimentary methods to protect application code from overwrites and erasures. these also help to protect the device from inadvertent configuration changes during run time. 25.4.1 general segment protection for all devices in the pic24fj256ga110 family, the on-chip program memory space is treated as a single block, known as the general segment (gs). code protection for this block is controlled by one configura- tion bit, gcp. this bit inhibits external reads and writes to the program memory space. it has no direct effect in normal execution mode. write protection is controlled by the gwrp bit in the configuration word. when gwrp is programmed to ? 0 ?, internal write and erase operations to program memory are blocked. lprc input wdt overflow wake from sleep 31 khz prescaler postscaler fwpsa swdten fwdten reset all device resets sleep or idle mode lprc control clrwdt instr. pwrsav instr. (5-bit/7-bit) 1:1 to 1:32.768 wdtps<3:0> 1 ms/4 ms exit sleep or idle mode wdt counter transition to new clock source
pic24fj256ga110 family ds39905e-page 254 ? 2010 microchip technology inc. 25.4.2 code segment protection in addition to global general segment protection, a separate subrange of the program memory space can be individually protected against writes and erases. this area can be used for many purposes where a separate block of erase and write-protected code is needed, such as bootloader applications. unlike common boot block implementations, the specially pro- tected segment in the pic24fj256ga110 family devices can be located by the user anywhere in the program space and configured in a wide range of sizes. code segment protection provides an added level of protection to a designated area of program memory by disabling the nvm safety interlock whenever a write or erase address falls within a specified range. it does not override general segment protection controlled by the gcp or gwrp bits. for example, if gcp and gwrp are enabled, enabling segmented code protection for the bottom half of program memory does not undo general segment protection for the top half. the size and type of protection for the segmented code range are configured by the wpfpx, wpend, wpcfg and wpdis bits in flash configuration word 3. code segment protection is enabled by programming the wpdis bit (= 0 ). the wpfp bits specify the size of the segment to be protected by specifying the 512-word code page that is the start or end of the protected segment. the specified region is inclusive, therefore, this page will also be protected. the wpend bit determines if the protected segment uses the top or bottom of the program space as a boundary. programming wpend (= 0 ) sets the bottom of program memory (000000h) as the lower boundary of the protected segment. leaving wpend unprogrammed (= 1 ) protects the specified page through the last page of implemented program memory, including the configuration word locations. a separate bit, wpcfg, is used to independently protect the last page of program space, including the flash con- figuration words. if wpend is set to protect the bottom of program memory, programming wpcfg (= 0) pro- tects the last page. this may be useful in circumstances where write protection is needed for both a code segment in the bottom of memory, as well as the flash configuration words. the various options for segment code protection are shown in tab l e 2 5- 2 . 25.4.3 configuration register protection the configuration registers are protected against inadvertent or unwanted changes, or reads in two ways. the primary protection method is the same as that of the rp registers ? shadow registers contain a complimentary value which is constantly compared with the actual value. to safeguard against unpredictable events, configura- tion bit changes resulting from individual cell level disruptions (such as esd events) will cause a parity error and trigger a device reset. the data for the configuration registers is derived from the flash configuration words in program memory. when the gcp bit is set, the source data for device configuration is also protected as a consequence. even if general segment protection is not enabled, the device configuration can be protected by using the appropriate code segment protection setting. table 25-2: segment code prot ection configuration options segment configuration bits write/erase protection of code segment wpdis wpend wpcfg 1xx no additional protection enabled; all program memory protection is configured by gcp and gwrp 01x addresses from the first address of code page, defined by wpfp<7:0> through the end of implemented program memory (inclusive), are write/erase protected including flash configuration words 001 address, 000000h through the last address of code page, defined by wpfp<7:0> (inclusive), is protected 000 address, 000000h through the last address of code page, defined by wpfp<7:0> (inclusive) are write/erase protected and the last page is also write/erase protected.
? 2010 microchip technology inc. ds39905e-page 255 pic24fj256ga110 family 25.5 jtag interface pic24fj256ga110 family devices implement a jtag interface, which supports boundary scan device testing. 25.6 in-circuit serial programming pic24fj256ga110 family microcontrollers can be seri- ally programmed while in the end application circuit. this is simply done with two lines for clock (pgecx) and data (pgedx), and three other lines for power, ground and the programming voltage. this allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. this also allows the most recent firmware or a custom firmware to be programmed. 25.7 in-circuit debugger when mplab ? icd 2 is selected as a debugger, the in-circuit debugging functionality is enabled. this func- tion allows simple debugging functions when used with mplab ide. debugging functionality is controlled through the pgecx (emulation/debug clock) and pgedx (emulation/debug data) pins. to use the in-circuit debugger function of the device, the design must implement icsp connections to mclr , v dd , v ss and the pgecx/pgedx pin pair des- ignated by the ics configuration bits. in addition, when the feature is enabled, some of the resources are not available for general use. these resources include the first 80 bytes of data ram and two i/o pins.
pic24fj256ga110 family ds39905e-page 256 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 257 pic24fj256ga110 family 26.0 instruction set summary the pic24f instruction set adds many enhancements to the previous pic ? mcu instruction sets, while main- taining an easy migration from previous pic mcu instruction sets. most instructions are a single program memory word. only three instructions require two program memory locations. each single-word instruction is a 24-bit word divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction. the instruction set is highly orthogonal and is grouped into four basic categories: ? word or byte-oriented operations ? bit-oriented operations ? literal operations ? control operations table 26-1 shows the general symbols used in describing the instructions. the pic24f instruction set summary in table 26-2 lists all of the instructions, along with the status flags affected by each instruction. most word or byte-oriented w register instructions (including barrel shift instructions) have three operands: ? the first source operand, which is typically a register, ?wb?, without any address modifier ? the second source operand, which is typically a register, ?ws?, with or without an address modifier ? the destination of the result, which is typically a registe,r ?wd?, with or without an address modifier however, word or byte-oriented file register instructions have two operands: ? the file register specified by the value, ?f? ? the destination, which could either be the file register, ?f?, or the w0 register, which is denoted as ?wreg? most bit-oriented instructions (including simple rotate/shift instructions) have two operands: ? the w register (with or without an address modifier) or file register (specified by the value of ?ws? or ?f?) ? the bit in the w register or file register (specified by a literal value or indirectly by the contents of register, ?wb?) the literal instructions that involve data movement may use some of the following operands: ? a literal value to be loaded into a w register or file register (specified by the value of ?k?) ? the w register or file register where the literal value is to be loaded (specified by ?wb? or ?f?) however, literal instructions that involve arithmetic or logical operations use some of the following operands: ? the first source operand, which is a register, ?wb?, without any address modifier ? the second source operand, which is a literal value ? the destination of the result (only if not the same as the first source operand), which is typically a register ?wd? with or without an address modifier the control instructions may use some of the following operands: ? a program memory address ? the mode of the table read and table write instructions all instructions are a single word, except for certain double-word instructions, which were made double-word instructions so that all the required infor- mation is available in these 48 bits. in the second word, the 8 msbs are ? 0 ?s. if this second word is executed as an instruction (by itself), it will execute as a nop . most single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruc- tion. in these cases, the execution takes two instruction cycles, with the additional instruction cycle(s) executed as a nop . notable exceptions are the bra (uncondi- tional/computed branch), indirect call/goto , all table reads and writes, and return/retfie instructions, which are single-word instructions but take two or three cycles. certain instructions that involve skipping over the sub- sequent instruction require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single-word or two-word instruction. moreover, double-word moves require two cycles. the double-word instructions execute in two instruction cycles. note: this chapter is a brief summary of the pic24f instruction set architecture, and is not intended to be a comprehensive reference source.
pic24fj256ga110 family ds39905e-page 258 ? 2010 microchip technology inc. table 26-1: symbols used in opcode descriptions field description #text means literal defined by ? text ? (text) means ?content of text ? [text] means ?the location addressed by text ? { } optional field or operation register bit field .b byte mode selection .d double-word mode selection .s shadow register select .w word mode selection (default) bit4 4-bit bit selection field (used in word addressed instructions) ?? {0...15} c, dc, n, ov, z mcu status bits: carry, digit carry, negative, overflow, sticky zero expr absolute address, label or expression (resolved by the linker) f file register address ?? {0000h...1fffh} lit1 1-bit unsigned literal ?? {0,1} lit4 4-bit unsigned literal ?? {0...15} lit5 5-bit unsigned literal ?? {0...31} lit8 8-bit unsigned literal ?? {0...255} lit10 10-bit unsigned literal ?? {0...255} for byte mode, {0:1023} for word mode lit14 14-bit unsigned literal ?? {0...16384} lit16 16-bit unsigned literal ?? {0...65535} lit23 23-bit unsigned literal ?? {0...8388608}; lsb must be ? 0 ? none field does not require an entry, may be blank pc program counter slit10 10-bit signed literal ?? {-512...511} slit16 16-bit signed literal ?? {-32768...32767} slit6 6-bit signed literal ?? {-16...16} wb base w register ?? {w0..w15} wd destination w register ?? { wd, [wd], [wd++], [wd--], [++wd], [--wd] } wdo destination w register ?? { wnd, [wnd], [wnd++], [wnd--], [++wnd], [--wnd], [wnd+wb] } wm,wn dividend, divisor working r egister pair (direct addressing) wn one of 16 working registers ?? {w0..w15} wnd one of 16 destination working registers ?? {w0..w15} wns one of 16 source working registers ?? {w0..w15} wreg w0 (working register used in file register instructions) ws source w register ?? { ws, [ws], [ws++], [ws--], [++ws], [--ws] } wso source w register ?? { wns, [wns], [wns++], [wns--], [++wns], [--wns], [wns+wb] }
? 2010 microchip technology inc. ds39905e-page 259 pic24fj256ga110 family table 26-2: instruction set overview assembly mnemonic assembly syntax description # of words # of cycles status flags affected add add f f = f + wreg 1 1 c, dc, n, ov, z add f,wreg wreg = f + wreg 1 1 c, dc, n, ov, z add #lit10,wn wd = lit10 + wd 1 1 c, dc, n, ov, z add wb,ws,wd wd = wb + ws 1 1 c, dc, n, ov, z add wb,#lit5,wd wd = wb + lit5 1 1 c, dc, n, ov, z addc addc f f = f + wreg + (c) 1 1 c, dc, n, ov, z addc f,wreg wreg = f + wreg + (c) 1 1 c, dc, n, ov, z addc #lit10,wn wd = lit10 + wd + (c) 1 1 c, dc, n, ov, z addc wb,ws,wd wd = wb + ws + (c) 1 1 c, dc, n, ov, z addc wb,#lit5,wd wd = wb + lit5 + (c) 1 1 c, dc, n, ov, z and and f f = f .and. wreg 1 1 n, z and f,wreg wreg = f .and. wreg 1 1 n, z and #lit10,wn wd = lit10 .and. wd 1 1 n, z and wb,ws,wd wd = wb .and. ws 1 1 n, z and wb,#lit5,wd wd = wb .and. lit5 1 1 n, z asr asr f f = arithmetic right shift f 1 1 c, n, ov, z asr f,wreg wreg = arithmetic right shift f 1 1 c, n, ov, z asr ws,wd wd = arithmetic right shift ws 1 1 c, n, ov, z asr wb,wns,wnd wnd = arithmetic right shift wb by wns 1 1 n, z asr wb,#lit5,wnd wnd = arithmetic right shift wb by lit5 1 1 n, z bclr bclr f,#bit4 bit clear f 1 1 none bclr ws,#bit4 bit clear ws 1 1 none bra bra c,expr branch if carry 1 1 (2) none bra ge,expr branch if greater than or equal 1 1 (2) none bra geu,expr branch if unsigned greater than or equal 1 1 (2) none bra gt,expr branch if greater than 1 1 (2) none bra gtu,expr branch if unsigned greater than 1 1 (2) none bra le,expr branch if less than or equal 1 1 (2) none bra leu,expr branch if unsigned less than or equal 1 1 (2) none bra lt,expr branch if less than 1 1 (2) none bra ltu,expr branch if unsigned less than 1 1 (2) none bra n,expr branch if negative 1 1 (2) none bra nc,expr branch if not carry 1 1 (2) none bra nn,expr branch if not negative 1 1 (2) none bra nov,expr branch if not overflow 1 1 (2) none bra nz,expr branch if not zero 1 1 (2) none bra ov,expr branch if overflow 1 1 (2) none bra expr branch unconditionally 1 2 none bra z,expr branch if zero 1 1 (2) none bra wn computed branch 1 2 none bset bset f,#bit4 bit set f 1 1 none bset ws,#bit4 bit set ws 1 1 none bsw bsw.c ws,wb write c bit to ws 1 1 none bsw.z ws,wb write z bit to ws 1 1 none btg btg f,#bit4 bit toggle f 1 1 none btg ws,#bit4 bit toggle ws 1 1 none btsc btsc f,#bit4 bit test f, skip if clear 1 1 (2 or 3) none btsc ws,#bit4 bit test ws, skip if clear 1 1 (2 or 3) none
pic24fj256ga110 family ds39905e-page 260 ? 2010 microchip technology inc. btss btss f,#bit4 bit test f, skip if set 1 1 (2 or 3) none btss ws,#bit4 bit test ws, skip if set 1 1 (2 or 3) none btst btst f,#bit4 bit test f 1 1 z btst.c ws,#bit4 bit test ws to c 1 1 c btst.z ws,#bit4 bit test ws to z 1 1 z btst.c ws,wb bit test ws to c 1 1 c btst.z ws,wb bit test ws to z 1 1 z btsts btsts f,#bit4 bit test then set f 1 1 z btsts.c ws,#bit4 bit test ws to c, then set 1 1 c btsts.z ws,#bit4 bit test ws to z, then set 1 1 z call call lit23 call subroutine 2 2 none call wn call indirect subroutine 1 2 none clr clr f f = 0x0000 1 1 none clr wreg wreg = 0x0000 1 1 none clr ws ws = 0x0000 1 1 none clrwdt clrwdt clear watchdog timer 1 1 wdto, sleep com com f f = f 11n, z com f,wreg wreg = f 11n, z com ws,wd wd = ws 11n, z cp cp f compare f with wreg 1 1 c, dc, n, ov, z cp wb,#lit5 compare wb with lit5 1 1 c, dc, n, ov, z cp wb,ws compare wb with ws (wb ? ws) 1 1 c, dc, n, ov, z cp0 cp0 f compare f with 0x0000 1 1 c, dc, n, ov, z cp0 ws compare ws with 0x0000 1 1 c, dc, n, ov, z cpb cpb f compare f with wreg, with borrow 1 1 c, dc, n, ov, z cpb wb,#lit5 compare wb with lit5, with borrow 1 1 c, dc, n, ov, z cpb wb,ws compare wb with ws, with borrow (wb ? ws ? c ) 1 1 c, dc, n, ov, z cpseq cpseq wb,wn compare wb with wn, skip if = 1 1 (2 or 3) none cpsgt cpsgt wb,wn compare wb with wn, skip if > 1 1 (2 or 3) none cpslt cpslt wb,wn compare wb with wn, skip if < 1 1 (2 or 3) none cpsne cpsne wb,wn compare wb with wn, skip if ? 11 (2 or 3) none daw daw.b wn wn = decimal adjust wn 1 1 c dec dec f f = f ? 1 1 1 c, dc, n, ov, z dec f,wreg wreg = f ? 1 1 1 c, dc, n, ov, z dec ws,wd wd = ws ? 1 1 1 c, dc, n, ov, z dec2 dec2 f f = f ? 2 1 1 c, dc, n, ov, z dec2 f,wreg wreg = f ? 2 1 1 c, dc, n, ov, z dec2 ws,wd wd = ws ? 2 1 1 c, dc, n, ov, z disi disi #lit14 disable interrupts for k instruction cycles 1 1 none div div.sw wm,wn signed 16/16-bit integer divide 1 18 n, z, c, ov div.sd wm,wn signed 32/16-bit integer divide 1 18 n, z, c, ov div.uw wm,wn unsigned 16/16-bit integer divide 1 18 n, z, c, ov div.ud wm,wn unsigned 32/16-bit integer divide 1 18 n, z, c, ov exch exch wns,wnd swap wns with wnd 1 1 none ff1l ff1l ws,wnd find first one from left (msb) side 1 1 c ff1r ff1r ws,wnd find first one from right (lsb) side 1 1 c table 26-2: instruction set overview (continued) assembly mnemonic assembly syntax description # of words # of cycles status flags affected
? 2010 microchip technology inc. ds39905e-page 261 pic24fj256ga110 family goto goto expr go to address 2 2 none goto wn go to indirect 1 2 none inc inc f f = f + 1 1 1 c, dc, n, ov, z inc f,wreg wreg = f + 1 1 1 c, dc, n, ov, z inc ws,wd wd = ws + 1 1 1 c, dc, n, ov, z inc2 inc2 f f = f + 2 1 1 c, dc, n, ov, z inc2 f,wreg wreg = f + 2 1 1 c, dc, n, ov, z inc2 ws,wd wd = ws + 2 1 1 c, dc, n, ov, z ior ior f f = f .ior. wreg 1 1 n, z ior f,wreg wreg = f .ior. wreg 1 1 n, z ior #lit10,wn wd = lit10 .ior. wd 1 1 n, z ior wb,ws,wd wd = wb .ior. ws 1 1 n, z ior wb,#lit5,wd wd = wb .ior. lit5 1 1 n, z lnk lnk #lit14 link frame pointer 1 1 none lsr lsr f f = logical right shift f 1 1 c, n, ov, z lsr f,wreg wreg = logical right shift f 1 1 c, n, ov, z lsr ws,wd wd = logical right shift ws 1 1 c, n, ov, z lsr wb,wns,wnd wnd = logical right shift wb by wns 1 1 n, z lsr wb,#lit5,wnd wnd = logical right shift wb by lit5 1 1 n, z mov mov f,wn move f to wn 1 1 none mov [wns+slit10],wnd move [wns+slit10] to wnd 1 1 none mov f move f to f 1 1 n, z mov f,wreg move f to wreg 1 1 n, z mov #lit16,wn move 16-bit literal to wn 1 1 none mov.b #lit8,wn move 8-bit literal to wn 1 1 none mov wn,f move wn to f 1 1 none mov wns,[wns+slit10] move wns to [wns+slit10] 1 1 mov wso,wdo move ws to wd 1 1 none mov wreg,f move wreg to f 1 1 n, z mov.d wns,wd move double from w(ns):w(ns + 1) to wd 1 2 none mov.d ws,wnd move double from ws to w(nd + 1):w(nd) 1 2 none mul mul.ss wb,ws,wnd {wnd + 1, wnd} = signed(wb) * signed(ws) 1 1 none mul.su wb,ws,wnd {wnd + 1, wnd} = signed(wb) * unsigned(ws) 1 1 none mul.us wb,ws,wnd {wnd + 1, wnd} = unsigned(wb) * signed(ws) 1 1 none mul.uu wb,ws,wnd {wnd + 1, wnd} = unsigned(wb) * unsigned(ws) 1 1 none mul.su wb,#lit5,wnd {wnd + 1, wnd} = signed(wb) * unsigned(lit5) 1 1 none mul.uu wb,#lit5,wnd {wnd + 1, wnd} = unsigned(wb) * unsigned(lit5) 1 1 none mul f w3:w2 = f * wreg 1 1 none neg neg f f = f + 1 1 1 c, dc, n, ov, z neg f,wreg wreg = f + 1 1 1 c, dc, n, ov, z neg ws,wd wd = ws + 1 1 1 c, dc, n, ov, z nop nop no operation 1 1 none nopr no operation 1 1 none pop pop f pop f from top-of-stack (tos) 1 1 none pop wdo pop from top-of-stack (tos) to wdo 1 1 none pop.d wnd pop from top-of-stack (tos) to w(nd):w(nd + 1) 1 2 none pop.s pop shadow registers 1 1 all push push f push f to top-of-stack (tos) 1 1 none push wso push wso to top-of-stack (tos) 1 1 none push.d wns push w(ns):w(ns + 1) to top-of-stack (tos) 1 2 none push.s push shadow registers 1 1 none table 26-2: instruction set overview (continued) assembly mnemonic assembly syntax description # of words # of cycles status flags affected
pic24fj256ga110 family ds39905e-page 262 ? 2010 microchip technology inc. pwrsav pwrsav #lit1 go into sleep or idle mode 1 1 wdto, sleep rcall rcall expr relative call 1 2 none rcall wn computed call 1 2 none repeat repeat #lit14 repeat next instruction lit14 + 1 times 1 1 none repeat wn repeat next instruction (wn) + 1 times 1 1 none reset reset software device reset 1 1 none retfie retfie return from interrupt 1 3 (2) none retlw retlw #lit10,wn return with literal in wn 1 3 (2) none return return return from subroutine 1 3 (2) none rlc rlc f f = rotate left through carry f 1 1 c, n, z rlc f,wreg wreg = rotate left through carry f 1 1 c, n, z rlc ws,wd wd = rotate left through carry ws 1 1 c, n, z rlnc rlnc f f = rotate left (no carry) f 1 1 n, z rlnc f,wreg wreg = rotate left (no carry) f 1 1 n, z rlnc ws,wd wd = rotate left (no carry) ws 1 1 n, z rrc rrc f f = rotate right through carry f 1 1 c, n, z rrc f,wreg wreg = rotate right through carry f 1 1 c, n, z rrc ws,wd wd = rotate right through carry ws 1 1 c, n, z rrnc rrnc f f = rotate right (no carry) f 1 1 n, z rrnc f,wreg wreg = rotate right (no carry) f 1 1 n, z rrnc ws,wd wd = rotate right (no carry) ws 1 1 n, z se se ws,wnd wnd = sign-extended ws 1 1 c, n, z setm setm f f = ffffh 1 1 none setm wreg wreg = ffffh 1 1 none setm ws ws = ffffh 1 1 none sl sl f f = left shift f 1 1 c, n, ov, z sl f,wreg wreg = left shift f 1 1 c, n, ov, z sl ws,wd wd = left shift ws 1 1 c, n, ov, z sl wb,wns,wnd wnd = left shift wb by wns 1 1 n, z sl wb,#lit5,wnd wnd = left shift wb by lit5 1 1 n, z sub sub f f = f ? wreg 1 1 c, dc, n, ov, z sub f,wreg wreg = f ? wreg 1 1 c, dc, n, ov, z sub #lit10,wn wn = wn ? lit10 1 1 c, dc, n, ov, z sub wb,ws,wd wd = wb ? ws 1 1 c, dc, n, ov, z sub wb,#lit5,wd wd = wb ? lit5 1 1 c, dc, n, ov, z subb subb f f = f ? wreg ? (c ) 1 1 c, dc, n, ov, z subb f,wreg wreg = f ? wreg ? (c ) 1 1 c, dc, n, ov, z subb #lit10,wn wn = wn ? lit10 ? (c ) 1 1 c, dc, n, ov, z subb wb,ws,wd wd = wb ? ws ? (c ) 1 1 c, dc, n, ov, z subb wb,#lit5,wd wd = wb ? lit5 ? (c ) 1 1 c, dc, n, ov, z subr subr f f = wreg ? f 1 1 c, dc, n, ov, z subr f,wreg wreg = wreg ? f 1 1 c, dc, n, ov, z subr wb,ws,wd wd = ws ? wb 1 1 c, dc, n, ov, z subr wb,#lit5,wd wd = lit5 ? wb 1 1 c, dc, n, ov, z subbr subbr f f = wreg ? f ? (c ) 1 1 c, dc, n, ov, z subbr f,wreg wreg = wreg ? f ? (c ) 1 1 c, dc, n, ov, z subbr wb,ws,wd wd = ws ? wb ? (c ) 1 1 c, dc, n, ov, z subbr wb,#lit5,wd wd = lit5 ? wb ? (c ) 1 1 c, dc, n, ov, z swap swap.b wn wn = nibble swap wn 1 1 none swap wn wn = byte swap wn 1 1 none table 26-2: instruction set overview (continued) assembly mnemonic assembly syntax description # of words # of cycles status flags affected
? 2010 microchip technology inc. ds39905e-page 263 pic24fj256ga110 family tblrdh tblrdh ws,wd read prog<23:16> to wd<7:0> 1 2 none tblrdl tblrdl ws,wd read prog<15:0> to wd 1 2 none tblwth tblwth ws,wd write ws<7:0> to prog<23:16> 1 2 none tblwtl tblwtl ws,wd write ws to prog<15:0> 1 2 none ulnk ulnk unlink frame pointer 1 1 none xor xor f f = f .xor. wreg 1 1 n, z xor f,wreg wreg = f .xor. wreg 1 1 n, z xor #lit10,wn wd = lit10 .xor. wd 1 1 n, z xor wb,ws,wd wd = wb .xor. ws 1 1 n, z xor wb,#lit5,wd wd = wb .xor. lit5 1 1 n, z ze ze ws,wnd wnd = zero-extend ws 1 1 c, z, n table 26-2: instruction set overview (continued) assembly mnemonic assembly syntax description # of words # of cycles status flags affected
pic24fj256ga110 family ds39905e-page 264 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 265 pic24fj256ga110 family 27.0 development support the pic ? microcontrollers and dspic ? digital signal controllers are supported with a full range of software and hardware development tools: ? integrated development environment - mplab ? ide software ? compilers/assemblers/linkers - mplab c compiler for various device families - hi-tech c for various device families - mpasm tm assembler -mplink tm object linker/ mplib tm object librarian - mplab assembler/linker/librarian for various device families ? simulators - mplab sim software simulator ?emulators - mplab real ice? in-circuit emulator ? in-circuit debuggers - mplab icd 3 - pickit? 3 debug express ? device programmers - pickit? 2 programmer - mplab pm3 device programmer ? low-cost demonstration/development boards, evaluation kits, and starter kits 27.1 mplab integrated development environment software the mplab ide software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. the mplab ide is a windows ? operating system-based application that contains: ? a single graphical interface to all debugging tools - simulator - programmer (sold separately) - in-circuit emulator (sold separately) - in-circuit debugger (sold separately) ? a full-featured editor with color-coded context ? a multiple project manager ? customizable data windows with direct edit of contents ? high-level source code debugging ? mouse over variable inspection ? drag and drop variables from source to watch windows ? extensive on-line help ? integration of select third party tools, such as iar c compilers the mplab ide allows you to: ? edit your source files (either c or assembly) ? one-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information) ? debug using: - source files (c or assembly) - mixed c and assembly - machine code mplab ide supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. this eliminates the learning curve when upgrading to tools with increased flexibility and power.
pic24fj256ga110 family ds39905e-page 266 ? 2010 microchip technology inc. 27.2 mplab c compilers for various device families the mplab c compiler code development systems are complete ansi c compilers for microchip?s pic18, pic24 and pic32 families of microcontrollers and the dspic30 and dspic33 families of digital signal control- lers. these compilers provide powerful integration capabilities, superior code optimization and ease of use. for easy source level debugging, the compilers provide symbol information that is optimized to the mplab ide debugger. 27.3 hi-tech c for various device families the hi-tech c compiler code development systems are complete ansi c compilers for microchip?s pic family of microcontrollers and the dspic family of digital signal controllers. these compilers provide powerful integration capabilities, omniscient code generation and ease of use. for easy source level debugging, the compilers provide symbol information that is optimized to the mplab ide debugger. the compilers include a macro assembler, linker, pre- processor, and one-step driver, and can run on multiple platforms. 27.4 mpasm assembler the mpasm assembler is a full-featured, universal macro assembler for pic10/12/16/18 mcus. the mpasm assembler generates relocatable object files for the mplink object linker, intel ? standard hex files, map files to detail memory usage and symbol reference, absolute lst files that contain source lines and generated machine code and coff files for debugging. the mpasm assembler features include: ? integration into mplab ide projects ? user-defined macros to streamline assembly code ? conditional assembly for multi-purpose source files ? directives that allow complete control over the assembly process 27.5 mplink object linker/ mplib object librarian the mplink object linker combines relocatable objects created by the mpasm assembler and the mplab c18 c compiler. it can link relocatable objects from precompiled libraries, using directives from a linker script. the mplib object librarian manages the creation and modification of library files of precompiled code. when a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. this allows large libraries to be used efficiently in many different applications. the object linker/library features include: ? efficient linking of single libraries instead of many smaller files ? enhanced code maintainability by grouping related modules together ? flexible creation of libraries with easy module listing, replacement, deletion and extraction 27.6 mplab assembler, linker and librarian for various device families mplab assembler produces relocatable machine code from symbolic assembly language for pic24, pic32 and dspic devices. mplab c compiler uses the assembler to produce its object file. the assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. notable features of the assembler include: ? support for the entire device instruction set ? support for fixed-point and floating-point data ? command line interface ? rich directive set ? flexible macro language ? mplab ide compatibility
? 2010 microchip technology inc. ds39905e-page 267 pic24fj256ga110 family 27.7 mplab sim software simulator the mplab sim software simulator allows code development in a pc-hosted environment by simulat- ing the pic mcus and dspic ? dscs on an instruction level. on any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. registers can be logged to files for further run-time analysis. the trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on i/o, most peripherals and internal registers. the mplab sim software simulator fully supports symbolic debugging using the mplab c compilers, and the mpasm and mplab assemblers. the soft- ware simulator offers the flexibility to develop and debug code outside of the hardware laboratory envi- ronment, making it an excellent, economical software development tool. 27.8 mplab real ice in-circuit emulator system mplab real ice in-circuit emulator system is microchip?s next generation high-speed emulator for microchip flash dsc and mcu devices. it debugs and programs pic ? flash mcus and dspic ? flash dscs with the easy-to-use, powerful graphical user interface of the mplab integrated development environment (ide), included with each kit. the emulator is connected to the design engineer?s pc using a high-speed usb 2.0 interface and is connected to the target with either a connector compatible with in- circuit debugger systems (rj11) or with the new high- speed, noise tolerant, low-voltage differential signal (lvds) interconnection (cat5). the emulator is field upgradable through future firmware downloads in mplab ide. in upcoming releases of mplab ide, new devices will be supported, and new features will be added. mplab real ice offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables. 27.9 mplab icd 3 in-circuit debugger system mplab icd 3 in-circuit debugger system is micro- chip's most cost effective high-speed hardware debugger/programmer for microchip flash digital sig- nal controller (dsc) and microcontroller (mcu) devices. it debugs and programs pic ? flash microcon- trollers and dspic ? dscs with the powerful, yet easy- to-use graphical user interface of mplab integrated development environment (ide). the mplab icd 3 in-circuit debugger probe is con- nected to the design engineer's pc using a high-speed usb 2.0 interface and is connected to the target with a connector compatible with the mplab icd 2 or mplab real ice systems (rj-11). mplab icd 3 supports all mplab icd 2 headers. 27.10 pickit 3 in-circuit debugger/ programmer and pickit 3 debug express the mplab pickit 3 allows debugging and program- ming of pic ? and dspic ? flash microcontrollers at a most affordable price point using the powerful graphical user interface of the mplab integrated development environment (ide). the mplab pickit 3 is connected to the design engineer's pc using a full speed usb interface and can be connected to the target via an microchip debug (rj-11) connector (compatible with mplab icd 3 and mplab real ice). the connector uses two device i/o pins and the reset line to imple- ment in-circuit debugging and in-circuit serial pro- gramming?. the pickit 3 debug express include the pickit 3, demo board and microcontroller, hookup cables and cdrom with user?s guide, lessons, tutorial, compiler and mplab ide software.
pic24fj256ga110 family ds39905e-page 268 ? 2010 microchip technology inc. 27.11 pickit 2 development programmer/debugger and pickit 2 debug express the pickit? 2 development programmer/debugger is a low-cost development tool with an easy to use inter- face for programming and debugging microchip?s flash families of microcontrollers. the full featured windows ? programming interface supports baseline (pic10f, pic12f5xx, pic16f5xx), midrange (pic12f6xx, pic16f), pic18f, pic24, dspic30, dspic33, and pic32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many microchip serial eeprom products. with microchip?s powerful mplab integrated development environment (ide) the pickit? 2 enables in-circuit debugging on most pic ? microcon- trollers. in-circuit-debugging runs, halts and single steps the program while the pic microcontroller is embedded in the application. when halted at a break- point, the file registers can be examined and modified. the pickit 2 debug express include the pickit 2, demo board and microcontroller, hookup cables and cdrom with user?s guide, lessons, tutorial, compiler and mplab ide software. 27.12 mplab pm3 device programmer the mplab pm3 device programmer is a universal, ce compliant device programmer with programmable voltage verification at v ddmin and v ddmax for maximum reliability. it features a large lcd display (128 x 64) for menus and error messages and a modu- lar, detachable socket assembly to support various package types. the icsp? cable assembly is included as a standard item. in stand-alone mode, the mplab pm3 device programmer can read, verify and program pic devices without a pc connection. it can also set code protection in this mode. the mplab pm3 connects to the host pc via an rs-232 or usb cable. the mplab pm3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an mmc card for file storage and data applications. 27.13 demonstration/development boards, evaluation kits, and starter kits a wide variety of demonstration, development and evaluation boards for various pic mcus and dspic dscs allows quick application development on fully func- tional systems. most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. the boards support a variety of features, including leds, temperature sensors, switches, speakers, rs-232 interfaces, lcd displays, potentiometers and additional eeprom memory. the demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. in addition to the picdem? and dspicdem? demon- stration/development board series of circuits, microchip has a line of evaluation kits and demonstration software for analog filter design, k ee l oq ? security ics, can, irda ? , powersmart battery management, seeval ? evaluation system, sigma-delta adc, flow rate sensing, plus many more. also available are starter kits that contain everything needed to experience the specified device. this usually includes a single application and debug capability, all on one board. check the microchip web page ( www.microchip.com ) for the complete list of demonstration, development and evaluation kits.
? 2010 microchip technology inc. ds39905e-page 269 pic24fj256ga110 family 28.0 electrical characteristics this section provides an overview of the pic24fj256ga110 family electrical characteristics. additional information will be provided in future revisions of this document as it becomes available. absolute maximum ratings for the pic24fj256ga110 family are listed below. exposure to these maximum rating conditions for extended periods may affect device reliability. functional operation of the device at these, or any other conditions above the parameters indicated in the operation listings of this specification, is not implied. absolute maximum ratings (?) ambient temperature under bias................................................................................................. ............-40c to +100c storage temperature ............................................................................................................ .................. -65c to +150c voltage on v dd with respect to v ss ......................................................................................................... -0.3v to +4.0v voltage on any combined analog and digital pin and mclr , with respect to v ss ......................... -0.3v to (v dd + 0.3v) voltage on any digital only pin with respect to v ss .................................................................................. -0.3v to +6.0v voltage on v ddcore with respect to v ss ................................................................................................. -0.3v to +3.0v maximum current out of v ss pin ........................................................................................................................... 300 ma maximum current into v dd pin (note 1) ................................................................................................................250 ma maximum output current sunk by any i/o pin..................................................................................... .....................25 ma maximum output current sourced by any i/o pin .................................................................................. ..................25 ma maximum current sunk by all ports .............................................................................................. .........................200 ma maximum current sourced by all ports (note 1) ....................................................................................................200 ma note 1: maximum allowable current is a function of device maximum power dissipation (see tab l e 2 8- 1 ). ?notice: stresses above those listed under ?absolute maximum ratings? may cause permanent damage to the device. this is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. exposure to maximum rating conditions for extended periods may affect device reliability.
pic24fj256ga110 family ds39905e-page 270 ? 2010 microchip technology inc. 28.1 dc characteristics figure 28-1: pic24f j256ga110 family voltage- frequency graph (industrial) table 28-1: thermal operating conditions rating symbol min typ max unit pic24fj256ga110 family: operating junction temperature range t j -40 ? +140 c operating ambient temperature range t a -40 ? +125 c power dissipation: internal chip power dissipation: p int = v dd x (i dd ? ? i oh ) p d p int + p i / o w i/o pin power dissipation: p i / o = ? ({v dd ? v oh } x i oh ) + ? (v ol x i ol ) maximum allowed power dissipation p dmax (t j ? t a )/ ? ja w frequency voltage (v ddcore ) (1) 3.00v 2.00v 32 mhz 2.75v 2.50v 2.25v 2.75v 16 mhz 2.25v for frequencies between 16 mhz and 32 mhz, f max = (64 mhz/v) * (v ddcore ? 2v) + 16 mhz. note 1: when the voltage regulator is disabled, v dd and v ddcore must be maintained so that v ddcore ??? v dd ??? 3.6v. pic24fjxxxga1xx table 28-2: thermal packaging characteristics characteristic symbol typ max unit notes package thermal resistance, 14x14x1 mm tqfp ? ja 50.0 ? c/w (note 1) package thermal resistance, 12x12x1 mm tqfp ? ja 69.4 ? c/w (note 1) package thermal resistance, 10x10x1 mm tqfp ? ja 76.6 ? c/w (note 1) package thermal resistance, 9x9x0.9 mm qfn ? ja 28.0 ? c/w (note 1) note 1: junction to ambient thermal resistance, theta- ja ( ? ja ) numbers are achieved by package simulations.
? 2010 microchip technology inc. ds39905e-page 271 pic24fj256ga110 family table 28-3: dc characteristics: temperature and voltage specifications dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. symbol characteristic min typ (1) max units conditions operating voltage dc10 supply voltage v dd v bor ? 3.6 v regulator enabled v dd v ddcore ? 3.6 v regulator disabled v ddcore 2.0 ? 2.75 v regulator disabled dc12 v dr ram data retention voltage (2) 1.5 ? ? v dc16 v por v dd start voltage to ensure internal power-on reset signal v ss ??v dc17 s vdd v dd rise rate to ensure internal power-on reset signal 0.05 ? ? v/ms 0-3.3v in 0.1s 0-2.5v in 60 ms bo10 v bor brown-out reset voltage 1.96 2.10 2.25 v bo15 v bhys bor hysteresis ?5?mv note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: this is the limit to which v dd can be lowered without losing ram data.
pic24fj256ga110 family ds39905e-page 272 ? 2010 microchip technology inc. figure 28-2: reset, watchdog timer, os cillator start-up timer and power-up timer timing characteristics v dd mclr internal por pwrt sysrst system clock watchdog timer reset sy10 sy20 sy13 i/o pins sy13 sy11 sy12
? 2010 microchip technology inc. ds39905e-page 273 pic24fj256ga110 family table 28-4: dc characteristics: operating current (i dd ) dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended parameter no. typical (1) max units conditions operating current (i dd ): pmd bits are set (2) dc20 0.83 1.2 ma -40c 2.0v (3) 1 mips dc20a 0.83 1.2 ma +25c dc20b 0.83 1.2 ma +85c dc20c 0.9 1.3 ma +125c dc20d 1.1 1.7 ma -40c 3.3v (4) dc20e 1.1 1.7 ma +25c dc20f 1.1 1.7 ma +85c dc20g 1.2 1.7 ma +125c dc23 3.3 4.5 ma -40c 2.0v (3) 4 mips dc23a 3.3 4.5 ma +25c dc23b 3.3 4.6 ma +85c dc23c 3.4 4.6 ma +125c dc23d 4.3 6.5 ma -40c 3.3v (4) dc23e 4.3 6.5 ma +25c dc23f 4.3 6.5 ma +85c dc23g 4.3 6.5 ma +125c dc24 18.2 24.0 ma -40c 2.5v (3) 16 mips dc24a 18.2 24.0 ma +25c dc24b 18.2 24.0 ma +85c dc24c 18.2 24.0 ma +125c dc24d 18.2 24.0 ma -40c 3.3v (4) dc24e 18.2 24.0 ma +25c dc24f 18.2 24.0 ma +85c dc24g 18.2 24.0 ma +125c dc31 15.0 54.0 ? a-40c 2.0v (3) lprc (31 khz) dc31a 15.0 54.0 ? a+25c dc31b 20.0 69.0 ? a+85c dc31c 60.0 159.0 ? a +125c dc31d 57.0 96.0 ? a-40c 3.3v (4) dc31e 57.0 96.0 ? a+25c dc31f 95.0 145.0 ? a+85c dc31g 120.0 281.0 ? a +125c note 1: data in ?typical? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: the supply current is mainly a function of the operating voltage and frequency. other factors, such as i/o pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. the test conditions for all i dd measurements are as follows: osci driven with external square wave from rail to rail. all i/o pins are configured as inputs and pulled to v dd . mclr = v dd ; wdt and fscm are disabled. cpu, sram, program memory and data memory are operational. no peripheral modules are operating and all of the peripheral module disable (pmd) bits are set. 3: on-chip voltage regulator disabled (envreg tied to v ss ). 4: on-chip voltage regulator enabled (envreg tied to v dd ).
pic24fj256ga110 family ds39905e-page 274 ? 2010 microchip technology inc. table 28-5: dc characteristics: idle current (i idle ) dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended parameter no. typical (1) max units conditions idle current (i idle ): core off, clock on base current, pmd bits are set (2) dc40 220 310 ? a-40c 2.0v (3) 1 mips dc40a 220 310 ? a+25c dc40b 220 310 ? a+85c dc40c 260 350 ? a +125c dc40d 300 390 ? a-40c 3.3v (4) dc40e 300 390 ? a+25c dc40f 320 420 ? a+85c dc40g 340 450 ? a +125c dc43 0.85 1.1 ma -40c 2.0v (3) 4 mips dc43a 0.85 1.1 ma +25c dc43b 0.87 1.2 ma +85c dc43c 0.87 1.2 ma +125c dc43d 1.1 1.4 ma -40c 3.3v (4) dc43e 1.1 1.4 ma +25c dc43f 1.1 1.4 ma +85c dc43g 1.1 1.5 ma +125c dc47 4.4 5.6 ma -40c 2.5v (3) 16 mips dc47a 4.4 5.6 ma +25c dc47b 4.4 5.6 ma +85c dc47c 4.4 5.6 ma +125c dc47d 4.4 5.6 ma -40c 3.3v (4) dc47e 4.4 5.6 ma +25c dc47f 4.4 5.6 ma +85c dc47g 4.4 5.6 ma +125c dc50 1.1 1.4 ma -40c 2.0v (3) frc (4 mips) dc50a 1.1 1.4 ma +25c dc50b 1.1 1.4 ma +85c dc50c 1.2 1.5 ma +125c dc50d 1.4 1.8 ma -40c 3.3v (4) dc50e 1.4 1.8 ma +25c dc50f 1.4 1.8 ma +85c dc50g 1.4 1.8 ma +125c note 1: data in ?typical? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: base i idle current is measured with core off, clock on, all modules off and all of the peripheral module disable (pmd) bits are set. 3: on-chip voltage regulator disabled (envreg tied to v ss ). 4: on-chip voltage regulator enabled (envreg tied to v dd ).
? 2010 microchip technology inc. ds39905e-page 275 pic24fj256ga110 family dc51 4.3 13.0 ? a-40c 2.0v (3) lprc (31 khz) dc51a 4.5 13.0 ? a+25c dc51b 10 32 ? a+85c dc51c 40 115 ? a +125c dc51d 44 77 ? a-40c 3.3v (4) dc51e 44 77 ? a+25c dc51f 70 132 ? a+85c dc51g 130 217 ? a +125c table 28-5: dc characteristics: idle current (i idle ) (continued) dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended parameter no. typical (1) max units conditions idle current (i idle ): core off, clock on base current, pmd bits are set (2) note 1: data in ?typical? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: base i idle current is measured with core off, clock on, all modules off and all of the peripheral module disable (pmd) bits are set. 3: on-chip voltage regulator disabled (envreg tied to v ss ). 4: on-chip voltage regulator enabled (envreg tied to v dd ).
pic24fj256ga110 family ds39905e-page 276 ? 2010 microchip technology inc. table 28-6: dc characteristics: power-down current (i pd ) dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended parameter no. typical (1) max units conditions power-down current (i pd ): pmd bits are set, pmslp bit is ? 0 ? (2) dc60 0.1 1.0 ? a -40c 2.0v (3) base power-down current (5) dc60a 0.15 1.0 ? a +25c dc60m 2.25 11 ? a +60c dc60b 3.7 18.0 ? a +85c dc60j 18.0 85.0 ? a +125c dc60c 0.2 1.4 ? a -40c 2.5v (3) dc60d 0.25 1.4 ? a +25c dc60n 2.6 16.5 ? a +60c dc60e 4.2 27 ? a +85c dc60k 20.0 110 ? a +125c dc60f 3.6 10.0 ? a -40c 3.3v (4) dc60g 4.0 10 ? a +25c dc60p 8.1 25.2 ? a +60c dc60h 11.0 36 ? a +85c dc60l 36.0 120 ? a +125c dc61 1.75 3 ? a -40c 2.0v (3) watchdog timer current: ? i wdt (5) dc61a 1.75 3 ? a +25c dc61m 1.75 3 ? a +60c dc61b 1.75 3 ? a +85c dc61j 3.5 6 ? a +125c dc61c 2.4 4 ? a -40c 2.5v (3) dc61d 2.4 4 ? a +25c dc61n 2.4 4 ? a +60c dc61e 2.4 4 ? a +85c dc61k 4.8 8 ? a +125c dc61f 2.8 5 ? a -40c 3.3v (4) dc61g 2.8 5 ? a +25c dc61p 2.8 5 ? a +60c dc61h 2.8 5 ? a +85c dc61l 5.6 10 ? a +125c note 1: data in the typical column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: base i pd is measured with all peripherals and clocks shut down. all i/os are configured as inputs and pulled high. wdt, etc., are all switched off. 3: on-chip voltage regulator disabled (envreg tied to v ss ). 4: on-chip voltage regulator enabled (envreg tied to v dd ). 5: the ? current is the additional current consumed when the module is enabled. this current should be added to the base i pd current.
? 2010 microchip technology inc. ds39905e-page 277 pic24fj256ga110 family dc62 2.5 7.0 ? a -40c 2.0v (3) rtcc + timer1 w/32 khz crystal: ? rtcc ? i ti 32 (5) dc62a 2.5 7.0 ? a +25c dc62m 3.0 7.0 ? a +60c dc62b 3.0 7.0 ? a +85c dc62j 6.0 12.0 ? a +125c dc62c 2.8 7.0 ? a -40c 2.5v (3) dc62d 3.0 7.0 ? a +25c dc62n 3.0 7.0 ? a +60c dc62e 3.0 7.0 ? a +85c dc62k 6.0 12.0 ? a +125c dc62f 3.5 10.0 ? a -40c 3.3v (4) dc62g 3.5 10.0 ? a +25c dc62p 4.0 10.0 ? a +60c dc62h 4.0 10.0 ? a +85c dc62l 8.0 18.0 ? a +125c table 28-6: dc characteristics: power-down current (i pd ) (continued) dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended parameter no. typical (1) max units conditions power-down current (i pd ): pmd bits are set, pmslp bit is ? 0 ? (2) note 1: data in the typical column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: base i pd is measured with all peripherals and clocks shut down. all i/os are configured as inputs and pulled high. wdt, etc., are all switched off. 3: on-chip voltage regulator disabled (envreg tied to v ss ). 4: on-chip voltage regulator enabled (envreg tied to v dd ). 5: the ? current is the additional current consumed when the module is enabled. this current should be added to the base i pd current.
pic24fj256ga110 family ds39905e-page 278 ? 2010 microchip technology inc. table 28-7: dc characteristics: i/o pin input specifications dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic min typ (1) max units conditions v il input low voltage (4) di10 i/o pins with st buffer v ss ?0.2v dd v di11 i/o pins with ttl buffer v ss ?0.15 v dd v di15 mclr v ss ?0.2v dd v di16 osc1 (xt mode) v ss ?0.2v dd v di17 osc1 (hs mode) v ss ?0.2v dd v di18 i/o pins with i 2 c? buffer v ss ?0.3v dd v di19 i/o pins with smbus buffer v ss ? 0.8 v smbus enabled v ih input high voltage (4,5) di20 i/o pins with st buffer: with analog functions digital only 0.8 v dd 0.8 v dd ? ? v dd 5.5 v v di21 i/o pins with ttl buffer: with analog functions digital only 0.25 v dd + 0.8 0.25 v dd + 0.8 ? ? v dd 5.5 v v di25 mclr 0.8 v dd ?v dd v di26 osc1 (xt mode) 0.7 v dd ?v dd v di27 osc1 (hs mode) 0.7 v dd ?v dd v di28 i/o pins with i 2 c buffer: with analog functions digital only 0.7 v dd 0.7 v dd ? ? v dd 5.5 v v di29 i/o pins with smbus buffer: with analog functions digital only 2.1 2.1 v dd 5.5 v v 2.5v ? v pin ? v dd di30 i cnpu cnx pull-up current 50 250 400 ? av dd = 3.3v, v pin = 0 di30a i cnpd cnx pull-down current ?80? ? av dd = 3.3v, v pin = v dd di31 i pu maximum load current for digital high detection w/ internal pull-up ? ? ? ? 30 100 ? a ? a v dd = 2.0v v dd = 3.3v note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: the leakage current on the mclr pin is strongly dependent on the applied voltage level. the specified levels represent normal operating conditions. higher leakage current may be measured at different input voltages. 3: negative current is defined as current sourced by the pin. 4: refer to table 1-4 for i/o pins buffer types. 5: v ih requirements are met when internal pull-ups are enabled.
? 2010 microchip technology inc. ds39905e-page 279 pic24fj256ga110 family i il input leakage current (2,3) di50 i/o ports ? ? + 1 ? av ss ? v pin ? v dd , pin at high-impedance di51 analog input pins ? ? + 1 ? av ss ? v pin ? v dd , pin at high-impedance di55 mclr ??+ 1 ? av ss ?? v pin ?? v dd di56 osc1 ? ? + 1 ? av ss ?? v pin ?? v dd , xt and hs modes table 28-7: dc characteristics: i/o pi n input specifications (continued) dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic min typ (1) max units conditions note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: the leakage current on the mclr pin is strongly dependent on the applied voltage level. the specified levels represent normal operating conditions. higher leakage current may be measured at different input voltages. 3: negative current is defined as current sourced by the pin. 4: refer to table 1-4 for i/o pins buffer types. 5: v ih requirements are met when internal pull-ups are enabled. table 28-8: dc characteristics: i/o pin output specifications dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic min typ (1) max units conditions v ol output low voltage do10 i/o ports ? ? 0.4 v i ol = 8.5 ma, v dd = 3.6v ??0.4vi ol = 6.0 ma, v dd = 2.0v do16 osc2/clko ? ? 0.4 v i ol = 8.5 ma, v dd = 3.6v ??0.4vi ol = 6.0 ma, v dd = 2.0v v oh output high voltage do20 i/o ports 3.0 ? ? v i oh = -3.0 ma, v dd = 3.6v 2.4 ? ? v i oh = -6.0 ma, v dd = 3.6v 1.65 ? ? v i oh = -1.0 ma, v dd = 2.0v 1.4 ? ? v i oh = -3.0 ma, v dd = 2.0v do26 osc2/clko 2.4 ? ? v i oh = -6.0 ma, v dd = 3.6v 1.4 ? ? v i oh = -3.0 ma, v dd = 2.0v note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: the leakage current on the mclr pin is strongly dependent on the applied voltage level. the specified levels represent normal operating conditions. higher leakage current may be measured at different input voltages. 3: negative current is defined as current sourced by the pin. 4: refer to table 1-4 for i/o pins buffer types. 5: v ih requirements are met when internal pull-ups are enabled.
pic24fj256ga110 family ds39905e-page 280 ? 2010 microchip technology inc. table 28-10: internal voltag e regulator specifications table 28-9: dc characteristics: program memory dc characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic min typ (1) max units conditions d130 e p cell endurance 10000 ? ? e/w -40 ? c to +85 ? c d131 v pr v dd for read v min ?3.6 vv min = minimum operating voltage v pew supply voltage for self-timed writes d132a v ddcore 2.25 ? v ddcore v d132b v dd 2.35 ? 3.6 v d133a t iw self-timed write cycle time ? 3 ? ms d133b t ie self-timed page erase time 40 ? ? ms d134 t retd characteristic retention 20 ? ? year provided no other specifications are violated d135 i ddp supply current during programming ? 7 ? ma note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. operating conditions: -40c < t a < +125c (unless otherwise stated) param no. symbol characteristics min typ max units comments v rgout regulator output voltage ? 2.5 ? v v bg internal band gap reference ? 1.2 ? v c efc external filter capacitor value 4.7 10 ? ? f series resistance < 3 ohm recommended; < 5 ohm required. t vreg regulator start-up time ?10 ? ? spmslp = 1 , or any por or bor ? 250 ? ? s wake for sleep when pmslp = 0 t bg band gap reference start-up time ?? 1 ms
? 2010 microchip technology inc. ds39905e-page 281 pic24fj256ga110 family figure 28-3: ctmu current source calibration circuit pic24f device a/d converter ctmu an2 r cal current source a/d trigger a/d mux
pic24fj256ga110 family ds39905e-page 282 ? 2010 microchip technology inc. 28.2 ac characteristics and timing parameters the information contained in this section defines the pic24fj256ga110 family ac characteristics and timing parameters. table 28-11: temperature and vo ltage specifications ? ac figure 28-4: load conditions for device timing specifications table 28-12: capacitiv e loading requirements on output pins ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended operating voltage v dd range as described in section 28.1 ?dc characteristics? . param no. symbol characteristic min typ (1) max units conditions do50 c osc 2 osco/clko pin ? ? 15 pf in xt and hs modes when external clock is used to drive osci. do56 c io all i/o pins and osco ? ? 50 pf ec mode. do58 c b sclx, sdax ? ? 400 pf in i 2 c? mode. note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. v dd /2 c l r l pin pin v ss v ss c l r l = 464 ? c l = 50 pf for all pins except osco 15 pf for osco output load condition 1 ? for all pins except osco load condition 2 ? for osco
? 2010 microchip technology inc. ds39905e-page 283 pic24fj256ga110 family figure 28-5: external clock timing osci clko q4 q1 q2 q3 q4 q1 os20 os25 os30 os30 os40 os41 os31 os31 q1 q2 q3 q4 q2 q3 table 28-13: external clo ck timing requirements ac characteristics standard operating conditions: 2.50 to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic min typ (1) max units conditions os10 f osc external clki frequency (external clocks allowed only in ec mode) dc 4 ? ? 32 8 mhz mhz ec ecpll oscillator frequency 3 4 10 31 ? ? ? ? 10 8 32 33 mhz mhz mhz khz xt xtpll hs sosc os20 t osc t osc = 1/f osc ? ? ? ? see parameter os10 for f osc value os25 t cy instruction cycle time (2) 62.5 ? dc ns os30 tosl, to s h external clock in (osci) high or low time 0.45 x t osc ??nsec os31 tosr, to s f external clock in (osci) rise or fall time ? ? 20 ns ec os40 tckr clko rise time (3) ? 6 10 ns os41 tckf clko fall time (3) ? 6 10 ns note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: instruction cycle period (t cy ) equals two times the input oscillator time base period. all specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. all devices are tested to operate at ?min.? values with an external clock applied to the osci/clki pin. when an external clock input is used, the ?max.? cycle time limit is ?dc? (no clock) for all devices. 3: measurements are taken in ec mode. the clko signal is measured on the osco pin. clko is low for the q1-q2 period (1/2 t cy ) and high for the q3-q4 period (1/2 t cy ).
pic24fj256ga110 family ds39905e-page 284 ? 2010 microchip technology inc. table 28-14: pll clock ti ming specifications (v dd = 2.0v to 3.6v) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic (1) min typ (2) max units conditions os50 f plli pll input frequency range (2) 4 ? 8 mhz ecpll, hspll, xtpll modes os51 f sys pll output frequency range 16 ? 32 mhz os52 t lock pll start-up time (lock time) ?? 2ms os53 d clk clko stability (jitter) -2 1 +2 % note 1: these parameters are characterized but not tested in manufacturing. 2: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. table 28-15: internal rc os cillator specifications ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ?? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic min typ max units conditions t frc frc start-up time ? 15 ? ? s t lprc lprc start-up time ?40? ? s table 28-16: internal rc oscillator accuracy ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ?? +85c for industrial -40c ? t a ? +125c for extended param no. characteristic min typ max units conditions f20 frc accuracy @ 8 mhz (1) -2 ? 2 % +25c, 3.0v ? v dd ?? 3.6v -5 ? 5 % -40c ? t a ?? +85c, 3.0v ? v dd ?? 3.6v f21 lprc accuracy @ 31 khz (2) -20 ? 20 % -40c ? t a ?? +85c, 3.0v ? v dd ?? 3.6v note 1: frequency calibrated at 25c and 3.3v. osctun bits can be used to compensate for temperature drift. 2: change of lprc frequency as v dd changes.
? 2010 microchip technology inc. ds39905e-page 285 pic24fj256ga110 family figure 28-6: clko and i/o ti ming characteristics note: refer to figure 28-4 for load conditions. i/o pin (input) i/o pin (output) di35 old value new value di40 do31 do32 table 28-17: clko and i/ o timing requirements ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. sym characteristic min typ (1) max units conditions do31 t io r port output rise time ? 10 25 ns do32 t io f port output fall time ? 10 25 ns di35 t inp intx pin high or low time (output) 20 ? ? ns di40 t rbp cnx high or low time (input) 2??t cy note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. table 28-18: reset specifications ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended sym characteristic min typ (1) max units conditions t por power-up time ? 2 ? ? s t rst internal state reset time ? 50 ? ? s t pwrt ? 64 ? ms envreg tied to v ss note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated.
pic24fj256ga110 family ds39905e-page 286 ? 2010 microchip technology inc. table 28-19: adc mo dule specifications ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. symbol characteristic min. typ max. units conditions device supply ad01 av dd module v dd supply greater of v dd ? 0.3 or 2.0 ?lesser of v dd + 0.3 or 3.6 v ad02 av ss module v ss supply v ss ? 0.3 ? v ss + 0.3 v reference inputs ad05 v refh reference voltage high av ss + 1.7 ? av dd v ad06 v refl reference voltage low av ss ?av dd ? 1.7 v ad07 v ref absolute reference voltage av ss ? 0.3 ? av dd + 0.3 v ad08 iv ref reference voltage input current ??1.25ma (note 3) ad09 zv ref reference input impedance ?10k? ? (note 4) analog input ad10 v inh -v inl full-scale input span v refl ?v refh v (note 2) ad11 v in absolute input voltage av ss ? 0.3 ? av dd + 0.3 v ad12 v inl absolute v inl input voltage av ss ? 0.3 av dd /2 v ad17 r in recommended impedance of analog voltage source ? ? 2.5k ? 10-bit adc accuracy ad20b n r resolution ? 10 ? bits ad21b inl integral nonlinearity ? 1 <2 lsb v inl = av ss = v refl = 0v, av dd = v refh = 3v ad22b dnl differential nonlinearity ? 0.5 <1 lsb v inl = av ss = v refl = 0v, av dd = v refh = 3v ad23b g err gain error ? 1 3 lsb v inl = av ss = v refl = 0v, av dd = v refh = 3v ad24b e off offset error ? 1 2 lsb v inl = av ss = v refl = 0v, av dd = v refh = 3v ad25b ? monotonicity (1) ? ? ? ? guaranteed note 1: the adc conversion result never decreases with an increase in the input voltage and has no missing codes. 2: measurements taken with external v ref + and v ref - are used as the adc voltage reference. 3: external reference voltage applied to v ref +/- pins. iv ref is current during conversion at 3.3v, 25c. parameter is for design guidance only and is not tested. 4: impedance during sampling is at 3.3v, 25c. parameter is for design guidance only and is not tested.
? 2010 microchip technology inc. ds39905e-page 287 pic24fj256ga110 family table 28-20: adc conversion timing requirements (1) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial -40c ? t a ? +125c for extended param no. symbol characteristic min. typ max. units conditions clock parameters ad50 t ad adc clock period 75 ? ? ns t cy = 75 ns, ad1con3 in default state ad51 t rc adc internal rc oscillator period ? 250 ? ns conversion rate ad55 t conv conversion time ? 12 ? t ad ad56 f cnv throughput rate ? ? 500 ksps av dd > 2.7v ad57 t samp sample time ? 1 ? t ad clock parameters ad61 t pss sample start delay from setting sample bit (samp) 2?3t ad ad132 t acq acquisition time ? ? 750 ns (note 2) ad135 t swc switching time from convert to sample ?? (note 3) ad137 t dis discharge time 0.5 ? ? t ad a/d stabilization time (from setting adon to setting samp) ? 300 ? ns note 1: because the sample caps will eventually lose charge, clock rates below 10 khz can affect linearity performance, especially at elevated temperatures.
pic24fj256ga110 family ds39905e-page 288 ? 2010 microchip technology inc. figure 28-7: reset, watchdog timer, os cillator start-up timer and power-up timer timing characteristics table 28-21: reset, watchdog timer, oscill ator start-up timer, power-up timer and brown-out reset timing requirements ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param no. symbol characteristic min typ (1) max units conditions sy10 tmcl mclr pulse width (low) 2 ? ? ? s sy11 t pwrt power-up timer period ? 64 ? ms sy12 t por power-on reset delay 1 5 10 ? s sy13 t ioz i/o high-impedance from mclr low or watchdog timer reset ? ? 100 ns sy20 t wdt watchdog timer time-out period 0.85 1.0 1.15 ms 1:32 prescaler 3.4 4.0 4.6 ms 1:128 prescaler sy25 t bor brown-out reset pulse width 1 ? ? ? sv dd ?? v bor , voltage regulator disabled note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. v dd mclr internal por pwrt sysrst system clock watchdog timer reset sy10 sy20 sy13 i/o pins sy13 sy11 sy12
? 2010 microchip technology inc. ds39905e-page 289 pic24fj256ga110 family figure 28-8: baud rate generator output timing figure 28-9: start bit edge detection table 28-22: ac specifications symbol characteristics min typ max units t lw bclkx high time 20 t cy /2 ? ns t hw bclkx low time 20 (t cy * brgx) + t cy /2 ? ns t bld bclkx falling edge delay from uxtx -50 ? 50 ns t bhd bclkx rising edge delay from uxtx t cy /2 ? 50 ? t cy /2 + 50 ns t wak min. low on uxrx line to cause wake-up ? 1 ? ? s t cts min. low on uxcts line to start transmission t cy ??ns t setup start bit falling edge to system clock rising edge setup time 3? ?ns t stdelay maximum delay in the detection of the start bit falling edge ??t cy + t setup ns bclkx uxtx t bld t bhd brgx + 1 * t cy t lw t hw brgx cycle clock uxrx any value t stdelay t setup t cy start bit detected, brgx started
pic24fj256ga110 family ds39905e-page 290 ? 2010 microchip technology inc. figure 28-10: input capture timings table 28-23: input capture param. no. symbol characteristic min max units conditions ic10 tccl icx input low time ? synchronous timer no prescaler t cy + 20 ? ns must also meet parameter ic15 with prescaler 20 ? ns ic11 tcch icx input low time ? synchronous timer no prescaler t cy + 20 ? ns must also meet parameter ic15 with prescaler 20 ? ns ic15 tccp icx input period ? synchronous timer 2 * t cy + 40 n ?nsn = prescale value (1, 4, 16) icx pin (input capture mode) ic10 ic11 ic15
? 2010 microchip technology inc. ds39905e-page 291 pic24fj256ga110 family figure 28-11: spix module master mo de timing characteristics (cke = 0 ) table 28-24: spix master mode timing requirements (cke = 0 ) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param no. symbol characteristic min typ (1) max units conditions sp10 tscl sckx output low time (2) t cy /2 ? ? ns sp11 tsch sckx output high time (2) t cy /2 ? ? ns sp20 tscf sckx output fall time (3) ?1025ns sp21 tscr sckx output rise time (3) ?1025ns sp30 tdof sdox data output fall time (3) ?1025ns sp31 tdor sdox data output rise time (3) ?1025ns sp35 tsch2dov, tscl2dov sdox data output valid after sckx edge ? ? 30 ns sp40 tdiv2sch, tdiv2scl setup time of sdix data input to sckx edge 20 ? ? ns sp41 tsch2dil, tscl2dil hold time of sdix data input to sckx edge 20 ? ? ns note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: the minimum clock period for sckx is 100 ns; therefore, the clock generated in master mode must not violate this specification. 3: assumes 50 pf load on all spix pins. sckx (ckp = 0 ) sckx (ckp = 1 ) sdox sdix sp11 sp10 sp40 sp41 sp21 sp20 sp35 sp20 sp21 msb lsb bit 14 - - - - - -1 lsb in bit 14 - - - -1 sp30 sp31 msb in
pic24fj256ga110 family ds39905e-page 292 ? 2010 microchip technology inc. figure 28-12: spix modul e master mode timing characteristics (cke = 1 ) table 28-25: spix module master mo de timing requirements (cke = 1 ) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param no. symbol characteristic min typ (1) max units conditions sp10 tscl sckx output low time (2) t cy /2 ? ? ns sp11 tsch sckx output high time (2) t cy /2 ? ? ns sp20 tscf sckx output fall time (3) ?1025ns sp21 tscr sckx output rise time (3) ?1025ns sp30 tdof sdox data output fall time (3) ?1025ns sp31 tdor sdox data output rise time (3) ?1025ns sp35 tsch2dov, tscl2dov sdox data output valid after sckx edge ??30ns sp36 tdov2sc, tdov2scl sdox data output setup to first sckx edge 30 ? ? ns sp40 tdiv2sch, tdiv2scl setup time of sdix data input to sckx edge 20 ? ? ns sp41 tsch2dil, tscl2dil hold time of sdix data input to sckx edge 20 ? ? ns note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: the minimum clock period for sckx is 100 ns. therefore, the clock generated in master mode must not violate this specification. 3: assumes 50 pf load on all spix pins. sckx (ckp = 0 ) sckx (ckp = 1 ) sdox sdix sp36 sp30,sp31 sp35 msb bit 14 - - - - - -1 lsb in bit 14 - - - -1 lsb sp11 sp10 sp21 sp20 sp41 msb in sp40 sp20 sp21
? 2010 microchip technology inc. ds39905e-page 293 pic24fj256ga110 family figure 28-13: spix modul e slave mode timing characteristics (cke = 0 ) table 28-26: spix module slave mode timing requirements (cke = 0 ) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param no. symbol characteristic min typ (1) max units conditions sp70 tscl sckx input low time 30 ? ? ns sp71 tsch sckx input high time 30 ? ? ns sp72 tscf sckx input fall time (2) ?1025ns sp73 tscr sckx input rise time (2) ?1025ns sp30 tdof sdox data output fall time (2) ?1025ns sp31 tdor sdox data output rise time (2) ?1025ns sp35 tsch2dov, tscl2dov sdox data output valid after sckx edge ??30ns sp40 tdiv2sch, tdiv2scl setup time of sdix data input to sckx edge 20 ? ? ns sp41 tsch2dil, ts c l 2 d i l hold time of sdix data input to sckx edge 20 ? ? ns sp50 tssl2sch, ts s l 2 s c l ssx to sckx ? or sckx input 120 ? ? ns sp51 tssh2doz ssx ? to sdox output high-impedance (3) 10 ? 50 ns sp52 tsch2ssh tscl2ssh ssx after sckx edge 1.5 t cy + 40 ? ? ns note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: assumes 50 pf load on all spix pins. ssx sckx (ckp = 0) sckx (ckp = 1) sdox sdi sp50 sp40 sp41 sp30,sp31 sp51 sp35 sdix msb lsb bit 14 - - - - - -1 bit 14 - - - -1 lsb in sp52 sp73 sp72 sp72 sp73 sp71 sp70 msb in
pic24fj256ga110 family ds39905e-page 294 ? 2010 microchip technology inc. figure 28-14: spix modul e slave mode timing characteristics (cke = 1 ) table 28-27: spix module slave mode timing requirements (cke = 1 ) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param no. symbol characteristic min typ (1) max units conditions sp70 tscl sckx input low time 30 ? ? ns sp71 tsch sckx input high time 30 ? ? ns sp72 tscf sckx input fall time (2) ?1025ns sp73 tscr sckx input rise time (2) ?1025ns sp30 tdof sdox data output fall time (2) ?1025ns sp31 tdor sdox data output rise time (2) ?1025ns sp35 tsch2dov, tscl2dov sdox data output valid after sckx edge ? ? 30 ns sp40 tdiv2sch, tdiv2scl setup time of sdix data input to sckx edge 20 ? ? ns sp41 tsch2dil, tscl2dil hold time of sdix data input to sckx edge 20 ? ? ns sp50 tssl2sch, tssl2scl ssx ? to sckx ? or sckx ? input 120 ? ? ns sp51 tssh2doz ssx ? to sdox output high-impedance (3) 10 ? 50 ns sp52 tsch2ssh tscl2ssh ssx ? after sckx edge 1.5 t cy + 40 ? ? ns sp60 tssl2dov sdox data output valid after ssx edge ? ? 50 ns note 1: data in ?typ? column is at 3.3v, 25c unless otherwise stated. parameters are for design guidance only and are not tested. 2: the minimum clock period for sckx is 100 ns. therefore, the clock generated in master mode must not violate this specification. 3: assumes 50 pf load on all spix pins. ssx sckx (ckp = 0 ) sckx (ckp = 1 ) sdox sp60 sdix sp30,sp31 msb bit 14 - - - - - -1 lsb sp51 bit 14 - - - -1 lsb in sp35 sp52 sp52 sp73 sp72 sp72 sp73 sp71 sp70 sp40 sp41 sp50 msb in
? 2010 microchip technology inc. ds39905e-page 295 pic24fj256ga110 family figure 28-15: output compare timings table 28-28: output compare figure 28-16: pwm modul e timing requirements table 28-29: pwm timing requirements param. no. symbol characteristic min max unit condition oc11 t cc r oc1 output rise time ? 10 ns ? ? ?ns ? oc10 t cc f oc1 output fall time ? 10 ns ? ?? ns ? param. no. symbol characteristic min typ (1) max unit condition oc15 t fd fault input to pwm i/o change ? ? 25 ns v dd = 3.0v, -40 ? c to +85 ? c oc20 t fh fault input pulse width 50 ? ? ns v dd = 3.0v, -40 ? c to +85 ? c note 1: data in ?typ? column is at 3.3v, 25 ? c unless otherwise stated. these parameters are for design guidance only and are not tested. ocx oc11 oc10 (output compare or pwm mode) ocfx pwm oc20 oc15
pic24fj256ga110 family ds39905e-page 296 ? 2010 microchip technology inc. figure 28-17: i 2 c? bus start/stop bits timing characteristics (master mode) table 28-30: i 2 c? bus start/stop bit timing requirements (master mode) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c (industrial ) param no. symbol characteristic min (1) max units conditions im30 t su : sta start condition setup time 100 khz mode t cy /2 (brg + 1) ? ? s only relevant for repeated start condition 400 khz mode t cy /2 (brg + 1) ? ? s 1 mhz mode (2) t cy /2 (brg + 1) ? ? s im31 t hd : sta start condition hold time 100 khz mode t cy /2 (brg + 1) ? ? s after this period, the first clock pulse is generated 400 khz mode t cy /2 (brg + 1) ? ? s 1 mhz mode (2) t cy /2 (brg + 1) ? ? s im33 t su : sto stop condition setup time 100 khz mode t cy /2 (brg + 1) ? ? s? 400 khz mode t cy /2 (brg + 1) ? ? s 1 mhz mode (2) t cy /2 (brg + 1) ? ? s im34 t hd : sto stop condition 100 khz mode t cy /2 (brg + 1) ? ns ? hold time 400 khz mode t cy /2 (brg + 1) ? ns 1 mhz mode (2) t cy /2 (brg + 1) ? ns note 1: brg is the value of the i 2 c? baud rate generator. refer to section 16.3 ?setting baud rate when operating as a bus master? for details 2: maximum pin capacitance = 10 pf for all i 2 c pins (for 1 mhz mode only). sclx sdax start condition stop condition note: refer to figure 28-4 for load conditions. im31 im30 im34 im33
? 2010 microchip technology inc. ds39905e-page 297 pic24fj256ga110 family figure 28-18: i 2 c? bus data timing characteristics (master mode) table 28-31: i 2 c? bus data timing requirements (master mode) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c (industrial ) param no. symbol characteristic min (1) max units conditions im10 t lo : scl clock low time 100 khz mode t cy /2 (brg + 1) ? ? s? 400 khz mode t cy /2 (brg + 1) ? ? s? 1 mhz mode (2) t cy /2 (brg + 1) ? ? s? im11 t hi : scl clock high time 100 khz mode t cy /2 (brg + 1) ? ? s? 400 khz mode t cy /2 (brg + 1) ? ? s? 1 mhz mode (2) t cy /2 (brg + 1) ? ? s? im20 t f : scl sdax and sclx fall time 100 khz mode ? 300 ns c b is specified to be from 10 to 400 pf 400 khz mode 20 + 0.1 c b 300 ns 1 mhz mode (2) ?100ns im21 t r : scl sdax and sclx rise time 100 khz mode ? 1000 ns c b is specified to be from 10 to 400 pf 400 khz mode 20 + 0.1 c b 300 ns 1 mhz mode (2) ?300ns im25 t su : dat data input setup time 100 khz mode 250 ? ns ? 400 khz mode 100 ? ns 1 mhz mode (2) tbd ? ns im26 t hd : dat data input hold time 100 khz mode 0 ? ns ? 400 khz mode 0 0.9 ? s 1 mhz mode (2) tbd ? ns im40 t aa : scl output valid from clock 100 khz mode ? 3500 ns ? 400 khz mode ? 1000 ns ? 1 mhz mode (2) ??ns ? im45 t bf : sda bus free time 100 khz mode 4.7 ? ? s time the bus must be free before a new transmission can start 400 khz mode 1.3 ? ? s 1 mhz mode (2) tbd ? ? s im50 c b bus capacitive loading ? 400 pf ? legend: tbd = to be determined note 1: brg is the value of the i 2 c baud rate generator. refer to section 16.3 ?setting baud rate when operating as a bus master? for details . 2: maximum pin capacitance = 10 pf for all i 2 c pins (for 1 mhz mode only). sclx sdax in sdax out note: refer to figure 28-4 for load conditions. im11 im10 im40 im26 im25 im20 im21 im45
pic24fj256ga110 family ds39905e-page 298 ? 2010 microchip technology inc. figure 28-19: i 2 c? bus start/stop bits timing characteristics (slave mode) table 28-32: i 2 c? bus start/stop bit timing requirements (slave mode) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c (industrial ) param no. symbol characteristic min max units conditions is30 t su : sta start condition setup time 100 khz mode 4.7 ? ? s only relevant for repeated start condition 400 khz mode 0.6 ? ? s 1 mhz mode (1) 0.25 ? ? s is31 t hd : sta start condition hold time 100 khz mode 4.0 ? ? s after this period, the first clock pulse is generated 400 khz mode 0.6 ? ? s 1 mhz mode (1) 0.25 ? ? s is33 t su : sto stop condition setup time 100 khz mode 4.7 ? ? s? 400 khz mode 0.6 ? ? s 1 mhz mode (1) 0.6 ? ? s is34 t hd : sto stop condition 100 khz mode 4000 ? ns ? hold time 400 khz mode 600 ? ns 1 mhz mode (1) 250 ? ns note 1: maximum pin capacitance = 10 pf for all i 2 c? pins (for 1 mhz mode only). sclx sdax start condition stop condition is31 is30 is34 is33
? 2010 microchip technology inc. ds39905e-page 299 pic24fj256ga110 family figure 28-20: i 2 c? bus data timing characteristics (slave mode) table 28-33: i 2 c? bus data timing requirements (slave mode) ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c (industrial ) param no. symbol characteristic min max units conditions is10 t lo : scl clock low time 100 khz mode 4.7 ? ? s device must operate at a minimum of 1.5 mhz 400 khz mode 1.3 ? ? s device must operate at a minimum of 10 mhz 1 mhz mode (1) 0.5 ? ? s? is11 t hi : scl clock high time 100 khz mode 4.0 ? ? s device must operate at a minimum of 1.5 mhz 400 khz mode 0.6 ? ? s device must operate at a minimum of 10 mhz 1 mhz mode (1) 0.5 ? ? s? is20 t f : scl sdax and sclx fall time 100 khz mode ? 300 ns c b is specified to be from 10 to 400 pf 400 khz mode 20 + 0.1 c b 300 ns 1 mhz mode (1) ? 100 ns is21 t r : scl sdax and sclx rise time 100 khz mode ? 1000 ns c b is specified to be from 10 to 400 pf 400 khz mode 20 + 0.1 c b 300 ns 1 mhz mode (1) ? 300 ns is25 t su : dat data input setup time 100 khz mode 250 ? ns ? 400 khz mode 100 ? ns 1 mhz mode (1) 100 ? ns is26 t hd : dat data input hold time 100 khz mode 0 ? ns ? 400 khz mode 0 0.9 ? s 1 mhz mode (1) 00.3 ? s is40 t aa : scl output valid from clock 100 khz mode 0 3500 ns ? 400 khz mode 0 1000 ns 1 mhz mode (1) 0 350 ns is45 t bf : sda bus free time 100 khz mode 4.7 ? ? s time the bus must be free before a new transmission can start 400 khz mode 1.3 ? ? s 1 mhz mode (1) 0.5 ? ? s is50 c b bus capacitive loading ? 400 pf ? note 1: maximum pin capacitance = 10 pf for all i 2 c? pins (for 1 mhz mode only). sclx sdax in sdax out is11 is10 is20 is25 is40 is21 is26 is45
pic24fj256ga110 family ds39905e-page 300 ? 2010 microchip technology inc. figure 28-21: parallel slave port timing table 28-34: parallel slave port requirements ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param. no. symbol characteristic min typ max units conditions ps1 tdtv2wrh data in valid before wr or cs inactive (setup time) 20 ? ? ns ps2 twrh2dti wr or cs inactive to data?in invalid (hold time) 20 ? ? ns ps3 trdl2dtv rd and cs active to data?out valid ? ? 80 ns ps4 trdh2dti rd active ? or cs inactive to data?out invalid 10 ? 30 ns cs rd wr pmd<7:0> ps1 ps2 ps3 ps4
? 2010 microchip technology inc. ds39905e-page 301 pic24fj256ga110 family figure 28-22: parallel master port read timing diagram table 28-35: parallel master port read timing requirements ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param. no symbol characteristics (1) min typ max units conditions pm1 pmall/pmalh pulse width ? 0.5 t cy ?ns pm2 address out valid to pmall/pmalh invalid (address setup time) (2) ? 0.75 t cy ?ns pm3 pmall/pmalh invalid to address out invalid (address hold time) ? 0.25 t cy ?ns pm5 pmrd pulse width ? 0.5 t cy ?ns pm6 data in to pmrd or pmenb inactive state 150 ? ? ns pm7 pmrd or pmenb inactive to data in invalid (data hold time) ?? 5ns note 1: wait states disabled for all cases. 2: the setup time for the lsb and the msb of the address are not the same; the setup time for the lsb is 0.5 t cy and for the msb is 0.75 t cy . p1 p2 p3 p4 p1 p2 p3 p4 p1 p2 system pmall/pmalh pmd<7:0> address pma<13:18> operating conditions: 2.0v < v cc < 3.6v, -40c < t a < +85c unless otherwise stated. pmwr pmcs<2:1> pmrd clock pm2 pm3 pm6 pm7 pm5 pm1 data address<7:0>
pic24fj256ga110 family ds39905e-page 302 ? 2010 microchip technology inc. figure 28-23: parallel master port write timing diagram table 28-36: parallel master port write timing requirements ac characteristics standard operating conditions: 2.0v to 3.6v (unless otherwise stated) operating temperature -40c ? t a ? +85c for industrial param. no symbol characteristics (1) min typ max units conditions pm11 pmwr pulse width ? 0.5 t cy ?ns pm12 data out valid before pmwr or pmenb goes inactive (data setup time) ? 0.75 t cy ?ns pm13 pmwr or pmemb invalid to data out invalid (data hold time) ? 0.25 t cy ?ns pm16 pmcsx pulse width t cy ? 5 ? ? ns note 1: wait states disabled for all cases. p1 p2 p3 p4 p1 p2 p3 p4 p1 p2 system pmall/pmalh pmd<7:0> address pma<13:18> operating conditions: 2.0v < v cc < 3.6v, -40c < t a < +85c unless otherwise stated. pmwr pmcs<2:1> pmrd clock pm12 pm13 pm11 pm16 data address<7:0>
? 2010 microchip technology inc. ds39905e-page 303 pic24fj256ga110 family table 28-38: dc specifications table 28-37: comp arator timings param no. symbol characteristic min typ max units comments 300 t resp response time* (1) ? 150 400 ns 301 t mc 2 ov comparator mode chance to output valid* ?? 10 ? s * parameters are characterized but not tested. note 1: response time measured with one comparator input at (v dd ? 1.5)/2, while the other input transitions from v ss to v dd . operating conditions: 2.0v < v dd < 3.6v, -40c < t a < +85c (unless otherwise stated) param no. symbol characteristic min typ max units comments vrd310 cv res resolution cv rsrc /24 ? cv rsrc /32 lsb vrd311 cvr aa absolute accuracy ? ? tbd lsb vrd312 cvr ur unit resistor value (r) ? 2k ? ? legend: tbd = to be determined
pic24fj256ga110 family ds39905e-page 304 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 305 pic24fj256ga110 family 29.0 packaging information 29.1 package marking information 64-lead tqfp (10x10x1 mm) xxxxxxxxxx xxxxxxxxxx xxxxxxxxxx yywwnnn example pic24fj256 ga106-i/ 1020017 80-lead tqfp (12x12x1 mm) xxxxxxxxxxxx xxxxxxxxxxxx yywwnnn example pic24fj256ga 108-i/pt 1020017 pt 3 e 3 e legend: xx...x customer-specific information y year code (last digit of calendar year) yy year code (last 2 digits of calendar year) ww week code (week of january 1 is week ?01?) nnn alphanumeric traceability code pb-free jedec designator for matte tin (sn) * this package is pb-free. the pb-free jedec designator ( ) can be found on the outer packaging for this package. note : in the event the full microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. 3 e 3 e xxxxxxxxxxx 64-lead qfn (9x9x0.9 mm) xxxxxxxxxxx xxxxxxxxxxx yywwnnn pic24fj256 example ga006-i/mr 1010017 3 e
pic24fj256ga110 family ds39905e-page 306 ? 2010 microchip technology inc. 100-lead tqfp (12x12x1 mm) xxxxxxxxxxxx xxxxxxxxxxxx yywwnnn example pic24fj256ga 110-i/pt 0920017 3 e 100-lead tqfp (14x14x1 mm) xxxxxxxxxxxx xxxxxxxxxxxx yywwnnn example pic24fj256ga 110-i/pf 0920017 3 e
? 2010 microchip technology inc. ds39905e-page 307 pic24fj256ga110 family 29.2 package details the following sections give the technical details of the packages. 
       
     !" #$  %
& '  (   !" # $% &" '  ()"&'"!&)  & #*&&  & #    + '% ! & !  
& ,!- '    ' !! #.#&"# '#% !
&"!!#% !
&"!!! & $ #/''
!#   ' !  #&   
.0/ 1+2 1 !' !  &  $ & " !**&"&&   ! .32  %   ' !("!" *&"&&   (%%' &
"
! ! ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4  6&! 77.. ' !7'&! 8 89 : 8"') %7 #! 8 ; 7 #& /1+ 9  <  &  = =  # # 4 4 !!  /  / & #%%  / = / 3&7  & 7 / ; / 3&
& 7 .3 3&  > /> > 9  ?#& . 1+ 9  7  &  1+ # # 4 ?#& . 1+ # # 4 7  &  1+ 7 #4 !!   =  7 #?#& )    # %&  
> > > # %&  1&&' > > > d d1 e e1 e b n note 1 123 note 2 c l a1 l1 a2 a 
    * + @/1
pic24fj256ga110 family ds39905e-page 308 ? 2010 microchip technology inc. 
       
     !" #$  %
& ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4 
? 2010 microchip technology inc. ds39905e-page 309 pic24fj256ga110 family note: for the most current package drawings, please see the microchip packaging specification located at http://www.microchip.com/packaging
pic24fj256ga110 family ds39905e-page 310 ? 2010 microchip technology inc. note: for the most current package drawings, please see the microchip packaging specification located at http://www.microchip.com/packaging
? 2010 microchip technology inc. ds39905e-page 311 pic24fj256ga110 family note: for the most current package drawings, please see the microchip packaging specification located at http://www.microchip.com/packaging
pic24fj256ga110 family ds39905e-page 312 ? 2010 microchip technology inc. )
       
  ##   !" #$  %
& '  (   !" # $% &" '  ()"&'"!&)  & #*&&  & #    + '% ! & !  
& ,!- '    ' !! #.#&"# '#% !
&"!!#% !
&"!!! & $ #/''
!#   ' !  #&   
.0/ 1+2 1 !' !  &  $ & " !**&"&&   ! .32  %   ' !("!" *&"&&   (%%' &
"
! ! ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4  6&! 77.. ' !7'&! 8 89 : 8"') %7 #! 8 @ 7 #& /1+ 9  <  &  = =  # # 4 4 !!  /  / & #%%  / = / 3&7  & 7 / ; / 3&
& 7 .3 3&  > /> > 9  ?#& . 1+ 9  7  &  1+ # # 4 ?#& . 1+ # # 4 7  &  1+ 7 #4 !!   =  7 #?#& )    # %&  
> > > # %&  1&&' > > > d d1 e e1 e b n note 1 123 note 2 a a2 l1 a1 l c 
    * + 1
? 2010 microchip technology inc. ds39905e-page 313 pic24fj256ga110 family )
       
  ##   !" #$  %
& ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4 
pic24fj256ga110 family ds39905e-page 314 ? 2010 microchip technology inc. 
       
  ##   !" #$  %
& '  (   !" # $% &" '  ()"&'"!&)  & #*&&  & #    + '% ! & !  
& ,!- '    ' !! #.#&"# '#% !
&"!!#% !
&"!!! & $ #/''
!#   ' !  #&   
.0/ 1+2 1 !' !  &  $ & " !**&"&&   ! .32  %   ' !("!" *&"&&   (%%' &
"
! ! ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4  6&! 77.. ' !7'&! 8 89 : 8"') %7 #! 8  7 #& 1+ 9  <  &  = =  # # 4 4 !!  /  / & #%%  / = / 3&7  & 7 / ; / 3&
& 7 .3 3&   > /> > 9  ?#& . 1+ 9  7  &  1+ # # 4 ?#& . 1+ # # 4 7  &  1+ 7 #4 !!   =  7 #?#& )  @  # %&  
 > > > # %&  1&&'  > > > d d1 e e1 e b n 123 note 1 note 2 c l a1 l1 a a2 
    * + 1
? 2010 microchip technology inc. ds39905e-page 315 pic24fj256ga110 family 
       
  ##   !" #$  %
& ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4 
pic24fj256ga110 family ds39905e-page 316 ? 2010 microchip technology inc. 
       
     !" #$  %
& '  (   !" # $% &" '  ()"&'"!&)  & #*&&  & #    + '% ! & !  
& ,!- '    ' !! #.#&"# '#% !
&"!!#% !
&"!!! & $ #/''
!#   ' !  #&   
.0/ 1+2 1 !' !  &  $ & " !**&"&&   ! .32  %   ' !("!" *&"&&   (%%' &
"
! ! ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4  6&! 77.. ' !7'&! 8 89 : 8"') %7 #! 8  7 #& /1+ 9  <  &  = =  # # 4 4 !!  /  / & #%%  / = / 3&7  & 7 / ; / 3&
& 7 .3 3&   > /> > 9  ?#& . ;1+ 9  7  &  ;1+ # # 4 ?#& . 1+ # # 4 7  &  1+ 7 #4 !!   =  7 #?#& )    # %&  
 > > > # %&  1&&'  > > > d d1 e b e1 e n note 1 note 2 123 c l a1 l1 a2 a 
    * + 1
? 2010 microchip technology inc. ds39905e-page 317 pic24fj256ga110 family 
       
     !" #$  %
& ' ( 3& '!&" &
4 # * !(
 ! ! & 
 4  
% & & # & &&
255***'
'5
4 
pic24fj256ga110 family ds39905e-page 318 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 319 pic24fj256ga110 family appendix a: revision history revision a (december 2007) original data sheet for the pic24fj256ga110 family of devices. revision b (february 2008) updates to section 28.0 ?electrical characteristics? and minor edits to text throughout document. revision c (april 2009) updates to all pin diagrams to reflect the correct order of priority for multiplexed peripherals and adds the asck1 pin function. adds packaging information for the new 64-pin qfn package to section 29.0 ?packaging information? and the product information system. updates section 5.0 ?flash program memory? with revised code examples in assembler and new code examples in c. updates section 6.2 ?device reset times? with revised information, particularly table 6-3 . adds the inttreg register to section 4.0 ?memory organization? and section 7.0 ?interrupt controller? . makes several additions and changes to section 10.0 ?i/o ports? , including: ? revision of section 10.4.2.1 ?peripheral pin select function priority? ? addition of section 10.4.3.3 ?alternate fixed pin mapping? ? revisions to tab l e 1 0- 3 , ?selectable output sources? ? addition of the altrp register (and in section 4.0 ?memory organization? ) updates section 15.0 ?serial peripheral interface (spi)? to include references to the asck1 pin function. updates section 20.0 ?programmable cyclic redundancy check (crc) generator? with new illustrations and a revised section 20.1 ?user interface? . updates section 21.0 ?10-bit high-speed a/d con- verter? by changing all references to ad1chs0 to ad1chs (as well as other locations in the document). also revises bit field descriptions in registers: ad1con3 (bits 7:0) and ad1chs (bits 12:8). makes minor text edits to bit descriptions in section 22.0 ?triple comparator module? ( register 22-1 ) and section 24.0 ?charge time measurement unit (ctmu)? ( register 24-1 ). updates section 25.2 ?on-chip voltage regulator? with revised text on the operation of the regulator during por and standby mode. updates section 25.5 ?jtag interface? to remove references to programming via the interface. makes multiple additions and changes to section 28.0 ?electrical characteristics? , including: ? dc current characteristics for extended temperature operation (125c) ? new dc characteristics of v bor , v bg , t bg and i cnpd ? addition of new v pew specification for v ddcore ? new ac characteristics for internal oscillator start-up time (t lprc ) ? combination of all internal rc accuracy information into a single table makes other minor typographic corrections throughout the text. revision d (december 2009) updates section 2.0 ?guidelines for getting started with 16-bit microcontrollers? with the most current version. corrects annotations to the cn70 pin function in table 4-4 of section 4.2.4 ?sfr space? . corrects annotations to remappable output function 30 in register 10-37 of section 10.4 ?peripheral pin select? . corrects the definitions for the wpend and wpfp<7:0> configuration bits in register 25-3 of section 25.1 ?configuration bits? . updates section 28.0 ?electrical characteristics? with additional data for i dd at 60c. also corrects occurrences of ?disvreg? throughout the chapter, replacing them with ?envreg? and the proper v dd /v ss connection information. makes other minor typographic corrections throughout the text. revision e (november 2010) updated section 2.0 ?guidelines for getting started with 16-bit microcontrollers? with the most current version. updates to section 28.0 ?electrical characteristics? with tables being added and replaced from the frm chapters.
pic24fj256ga110 family ds39905e-page 320 ? 2010 microchip technology inc. revision e (november 2010) added 64-kbyte device variants ? pic24fj64ga106, pic24fj64ga108 and pic24fj64ga110. changed the con bit to cen to match other existing pic24f, pic24h and dspic ? products. changed the vrefs bit to pmslp to match other existing pic24f, pic24h and dspic ? products. corrected the ocxcon2 and icxcon2 reset values in the register descriptions. defined sosc and rtcc behavior during mclr events. corrected the rcfgcal reset values in the register descriptions. updated configuration word unprogrammed information to more accurately reflect the devices? behavior. added electrical specifications from the ?pic24f family reference manual?. corrected errors in the envreg pin operation descriptions. other minor typographic corrections throughout the document.
? 2010 microchip technology inc. ds39905e-page 321 pic24fj256ga110 family index a a/d converter analog input model .................................................. 233 transfer function ..................................................... 234 ac characteristics a/d specifications .................................................... 286 capacitive loading requirements on output pins ...................................................... 282 clko and i/o requirements ................................... 285 conversion timing requirements ............................ 287 external clock requirements .................................. 283 internal rc oscillator accuracy ............................... 284 internal rc oscillator specifications ........................ 284 load conditions and requirements for specifications ................................................... 282 pll clock specifications ......................................... 284 reset specifications ................................................ 285 reset, watchdog timer, oscillator start-up timer, power-up timer, brown-out reset requirements .................................................. 288 ac specifications ............................................................. 289 alternate interrupt vector table (aivt) ............................. 71 assembler mpasm assembler .................................................. 266 b block diagrams 10-bit high-speed a/d converter ............................ 226 8-bit multiplexed address and data application ...... 210 accessing program space using table instructions ........................................................ 55 addressable parallel slave port example ............... 208 addressing for table registers .................................. 57 call stack frame ..................................................... 53 comparator voltage reference ............................... 239 cpu programmer?s model ......................................... 31 crc module ............................................................ 221 crc shift engine ..................................................... 222 ctmu current source calibration circuit ................ 281 i 2 c module ............................................................... 186 individual comparator configurations ...................... 236 input capture ........................................................... 163 lcd control (byte mode) ......................................... 210 legacy parallel slave port example ........................ 208 master mode, demultiplexed addressing (separate read and write strobes) ................ 208 master mode, fully multiplexed addressing (separate read and write strobes) ................ 209 master mode, partially multiplexed addressing (separate read and write strobes) ................ 209 multiplexed addressing application ......................... 209 on-chip regulator connections .............................. 251 output compare (16-bit mode) ................................ 168 output compare (double-buffered, 16-bit pwm mode) .......................................... 170 parallel eeprom (15-bit address, 8-bit data) ....... 210 parallel eeprom (15-bit address,16-bit data) ...... 210 partially multiplexed addressing application ........... 210 pci24fj256ga110 family (general) ........................ 14 pic24f cpu core ..................................................... 30 pmp module overview ............................................ 201 program space address generation ......................... 54 psv operation ........................................................... 56 reset system ............................................................ 65 rtcc ....................................................................... 211 shared i/o port structure ........................................ 127 spi master, frame master connection ................... 183 spi master, frame slave connection ..................... 183 spi master/slave connection (enhanced buffer modes) ................................ 182 spi master/slave connection (standard mode) ...... 182 spi slave, frame master connection ..................... 183 spi slave, frame slave connection ....................... 183 spix module (enhanced mode) ............................... 177 spix module (standard mode) ................................ 176 system clock ........................................................... 115 timer1 ..................................................................... 155 timer2 and timer4 (16-bit synchronous) ............... 159 timer2/3 and timer4/5 (32-bit) ............................... 158 timer3 and timer5 (16-bit asynchronous) .............. 159 triple comparator module ....................................... 235 typical ctmu connections and internal configuration for capacitance measurement .... 241 typical ctmu connections and internal configuration for pulse delay generation ....... 242 typical ctmu connections and internal configuration for time measurement .............. 242 uart (simplified) .................................................... 193 watchdog timer (wdt) ........................................... 253 c c compilers mplab c18 ............................................................. 266 charge time measurement unit. see ctmu. clock frequency .............................................................. 125 clock switching ............................................................... 125 code examples basic sequence for clock switching ....................... 121 configuring uart1 input and output functions ..... 134 erasing a program memory block, assembly ........... 60 erasing a program memory block, c language ....... 61 i/o port read/write ................................................. 128 initiating a programming sequence, assembly ......... 62 initiating a programming sequence, c language ..... 62 loading the write buffers, assembly ........................ 61 loading the write buffers, c language .................... 62 setting the rtcwren bit ....................................... 212 single-word flash programming, assembly ............. 63 single-word flash programming, c language ......... 63 code protection ............................................................... 253 code segment ......................................................... 254 configuration options ...................................... 254 configuration registers ........................................... 254 general segment .................................................... 253 comparator voltage reference module .......................... 239 configuring .............................................................. 239 configuration bits ............................................................ 245 cpu alu ............................................................................ 34 control registers ....................................................... 32 core registers ........................................................... 31 crc operation in power save modes ............................. 222 setup example ........................................................ 221 user interface .......................................................... 222
pic24fj256ga110 family ds39905e-page 322 ? 2010 microchip technology inc. ctmu measuring capacitance ........................................... 241 measuring time ....................................................... 242 pulse generation and delay .................................... 242 customer change notification service ............................ 326 customer notification service .......................................... 326 customer support ............................................................ 326 d data memory address space ........................................................... 37 memory map .............................................................. 37 near data space ....................................................... 38 sfr space ................................................................. 38 software stack ........................................................... 53 space organization, alignment ................................. 38 dc characteristics i/o pin input specifications ...................................... 278 i/o pin output specifications ................................... 279 idle current .............................................................. 274 internal voltage regulator specifications ................ 280 operating current .................................................... 273 power-down current ............................................... 276 program memory ..................................................... 280 temperature and voltage specific ations ................. 271 development support ...................................................... 265 device features (summary) 100-pin ....................................................................... 13 64-pin ......................................................................... 11 80-pin ......................................................................... 12 device overview core features .............................................................. 9 family member details .............................................. 10 other special features .............................................. 10 e electrical characteristics .................................................. 269 absolute maximum ratings ..................................... 269 thermal operating conditions ................................. 270 v/f graph ................................................................ 270 envreg pin .................................................................... 251 equations a/d conversion clock period .................................. 233 calculating the pwm period .................................... 170 calculation for maximum pwm resolution .............. 171 computing baud rate reload value ....................... 187 relationship between device and spi clock speed .............................................. 184 rtcc calibration ..................................................... 219 uart baud rate with brgh = 0 ............................ 194 uart baud rate with brgh = 1 ............................ 194 errata ................................................................................... 8 f flash configuration words ................................................. 36 flash program memory and table instructions ................................................ 57 enhanced icsp operation ......................................... 58 jtag operation ......................................................... 58 operations ................................................................. 58 programming algorithm ............................................. 60 rtsp operation ......................................................... 58 single-word programming ......................................... 63 i i/o ports ........................................................................... 127 analog port configuration ........................................ 128 configuring analog pins .......................................... 128 input change notification ........................................ 129 open-drain configuration ........................................ 128 parallel (pio) ........................................................... 127 peripheral pin select ............................................... 129 pull-ups and pull-downs .......................................... 129 i 2 c clock rates ............................................................. 187 communicating as master in single master environment .................................................... 185 peripheral remapping options ................................ 185 reserved addresses ............................................... 187 setting baud rate when operating as bus master ...................................................... 187 slave address masking ........................................... 187 input capture 32-bit cascaded mode ............................................ 164 operations ............................................................... 164 synchronous and trigger modes ............................. 163 input capture with dedicated timer ................................ 163 instruction set overview .................................................................. 259 summary ................................................................. 257 inter-integrated circuit (i 2 c) ............................................ 185 inter-integrated circuit. see i 2 c. internet address .............................................................. 326 interrupt controller ............................................................. 71 interrupt vector table (ivt) ............................................... 71 interrupts implemented vectors ................................................. 73 reset sequence ........................................................ 71 setup and service procedures ................................ 113 trap vectors .............................................................. 72 vector table .............................................................. 72 j jtag interface ................................................................. 255 m microchip internet web site ............................................. 326 mplab asm30 assembler, linker, librarian .................. 266 mplab integrated development environment software .................................................................. 265 mplab pm3 device programmer ................................... 268 mplab real ice in-circuit emulator system ............... 267 mplink object linker/mplib object librarian ............... 266 n near data space ............................................................... 38 o oscillator configuration bit values for clock selection .................................. 116 clock switching ....................................................... 120 sequence ........................................................ 121 cpu clocking scheme ............................................ 116 initial configuration on por .................................... 116 reference clock output .......................................... 122
? 2010 microchip technology inc. ds39905e-page 323 pic24fj256ga110 family output compare cascaded (32-bit) mode .......................................... 167 operations ............................................................... 168 synchronous and trigger modes ............................. 167 output compare with dedicated timer ............................ 167 p packaging ........................................................................ 305 details ...................................................................... 307 marking .................................................................... 305 parallel master port. see pmp. ....................................... 201 peripheral enable bits ..................................................... 126 peripheral module disable bits ........................................ 126 peripheral pin select (pps) ............................................. 129 alternate fixed pin mapping .................................... 130 available peripherals and pins ................................ 130 configuration control ............................................... 133 considerations for use ............................................ 134 input mapping .......................................................... 130 mapping exceptions ................................................. 133 output mapping ....................................................... 130 peripheral priority .................................................... 130 pinout descriptions ...................................................... 15?22 pmslp bit .......................................................................... 66 and wake-up time ................................................... 125 pmslp bit and wake-up time ................................................... 252 power-saving features ................................................... 125 modes doze ................................................................ 126 idle ................................................................... 126 sleep ................................................................ 125 power-up requirements .................................................. 252 product identification system .......................................... 328 program memory access using table instructions ................................ 55 address space ........................................................... 35 addressing ................................................................. 53 flash configuration words ........................................ 36 memory maps ............................................................ 35 organization ............................................................... 36 program space visibility ............................................ 56 program space visibility (psv) ......................................... 56 program verification ........................................................ 253 programmer?s model .......................................................... 29 pulse-width modulation (pwm) mode ............................. 169 pulse-width modulation. see pwm. pwm duty cycle and period ............................................. 170 r reader response ............................................................ 327 register maps adc ........................................................................... 49 comparators .............................................................. 50 cpu core ................................................................... 39 crc ........................................................................... 50 ctmu ......................................................................... 49 i 2 c .............................................................................. 45 icn ............................................................................. 40 input capture ............................................................. 43 interrupt controller ..................................................... 41 nvm ........................................................................... 52 output compare ........................................................ 44 pad configuration ...................................................... 48 parallel master/slave port ......................................... 50 peripheral pin select ................................................. 51 pmd ........................................................................... 52 porta ...................................................................... 47 portb ...................................................................... 47 portc ...................................................................... 47 portd ...................................................................... 47 porte ...................................................................... 48 portf ...................................................................... 48 real-time clock and calendar ................................. 50 spi ............................................................................. 46 system ....................................................................... 52 timers ........................................................................ 42 uart ......................................................................... 46 registers ad1chs (a/d input select) ..................................... 230 ad1con1 (a/d control 1) ....................................... 227 ad1con2 (a/d control 2) ....................................... 228 ad1con3 (a/d control 3) ....................................... 229 ad1cssl (a/d input scan select low) .................. 232 ad1pcfgh (a/d port configuration high) ............. 231 ad1pcfgl (a/d port configuration low) ............... 231 alcfgrpt (alarm configuration) .......................... 215 alminsec (alarm minutes and seconds value) .... 219 almthdy (alarm month and day value) ............... 218 altrp (alternate peripheral pin mapping) ............. 154 alwdhr (alarm weekday and hours value) ........ 218 clkdiv (clock divider) ........................................... 119 cmstat (comparator status) ................................ 238 cmxcon (comparator x control) ........................... 237 corcon (cpu control) ..................................... 33, 75 crccon (crc control) ......................................... 223 crcxor (crc xor polynomial) .. ........................ 224 ctmucon (ctmu control) .................................... 243 ctmuicon (ctmu current control) ...................... 244 cvrcon (comparator voltage reference control) ............................................................ 240 cw1 (flash configuration word 1) ......................... 246 cw2 (flash configuration word 2) ......................... 248 cw3 (flash configuration word 3) ......................... 249 devid (device id) ................................................... 250 devrev (device revision) ..................................... 250 i2cxcon (i2cx control) .......................................... 188 i2cxmsk (i2cx slave mode address mask) ........... 192 i2cxstat (i2cx status) .......................................... 190 icxcon1 (input capture x control 1) ...................... 165 icxcon2 (input capture x control 2) ...................... 166 iec0 (interrupt enable control 0) .............................. 84 iec1 (interrupt enable control 1) .............................. 85 iec2 (interrupt enable control 2) .............................. 87 iec3 (interrupt enable control 3) .............................. 88 iec4 (interrupt enable control 4) .............................. 89 iec5 (interrupt enable control 5) .............................. 90 ifs0 (interrupt flag status 0) .................................... 78 ifs1 (interrupt flag status 1) .................................... 79 ifs2 (interrupt flag status 2) .................................... 80 ifs3 (interrupt flag status 3) .................................... 81 ifs4 (interrupt flag status 4) .................................... 82 ifs5 (interrupt flag status 5) .................................... 83 intcon1 (interrupt control 1) .................................. 76 intcon2 (interrupt control 2) .................................. 77 inttreg (interrupt control and status) ................. 112 ipc0 (interrupt priority control 0) .............................. 91 ipc1 (interrupt priority control 1) .............................. 92 ipc10 (interrupt priority control 10) ........................ 101 ipc11 (interrupt priority control 11) ........................ 102
pic24fj256ga110 family ds39905e-page 324 ? 2010 microchip technology inc. ipc12 (interrupt priority control 12) ........................ 103 ipc13 (interrupt priority control 13) ........................ 104 ipc15 (interrupt priority control 15) ........................ 105 ipc16 (interrupt priority control 16) ........................ 106 ipc18 (interrupt priority control 18) ........................ 107 ipc19 (interrupt priority control 19) ........................ 107 ipc2 (interrupt priority control 2) .............................. 93 ipc20 (interrupt priority control 20) ........................ 108 ipc21 (interrupt priority control 21) ........................ 109 ipc22 (interrupt priority control 22) ........................ 110 ipc23 (interrupt priority control 23) ........................ 111 ipc3 (interrupt priority control 3) .............................. 94 ipc4 (interrupt priority control 4) .............................. 95 ipc5 (interrupt priority control 5) .............................. 96 ipc6 (interrupt priority control 6) .............................. 97 ipc7 (interrupt priority control 7) .............................. 98 ipc8 (interrupt priority control 8) .............................. 99 ipc9 (interrupt priority control 9) ............................ 100 minsec (rtcc minutes and seconds value) ........ 217 mthdy (rtcc month and day value) ................... 216 nvmcon (flash memory control) ............................ 59 ocxcon1 (output compare x control 1) ............... 172 ocxcon2 (output compare x control 2) ............... 173 osccon (oscillator control) .................................. 117 osctun (frc oscillator tune) .............................. 120 padcfg1 (pad configuration control) ........... 207, 214 pmaddr (pmp address) ........................................ 205 pmaen (pmp enable) ............................................. 205 pmcon (pmp control) ............................................ 202 pmmode (pmp mode) ............................................ 204 pmstat (pmp status) ............................................ 206 rcfgcal (rtcc calibration and configuration) .................................................. 213 rcon (reset control) ............................................... 66 refocon (reference oscillator control) ............... 123 rpinr0 (peripheral pin select input 0) ................... 135 rpinr1 (peripheral pin select input 1) ................... 135 rpinr10 (peripheral pin select input 10) ............... 139 rpinr11 (peripheral pin select input 11) ............... 139 rpinr15 (peripheral pin select input 15) ............... 140 rpinr17 (peripheral pin select input 17) ............... 140 rpinr18 (peripheral pin select input 18) ............... 141 rpinr19 (peripheral pin select input 19) ............... 141 rpinr2 (peripheral pin select input 2) ................... 136 rpinr20 (peripheral pin select input 20) ............... 142 rpinr21 (peripheral pin select input 21) ............... 142 rpinr22 (peripheral pin select input 22) ............... 143 rpinr23 (peripheral pin select input 23) ............... 143 rpinr27 (peripheral pin select input 27) ............... 144 rpinr28 (peripheral pin select input 28) ............... 144 rpinr29 (peripheral pin select input 29) ............... 145 rpinr3 (peripheral pin select input 3) ................... 136 rpinr4 (peripheral pin select input 4) ................... 137 rpinr7 (peripheral pin select input 7) ................... 137 rpinr8 (peripheral pin select input 8) ................... 138 rpinr9 (peripheral pin select input 9) ................... 138 rpor0 (pps output 0) ........................................... 146 rpor1 (pps output 1) ........................................... 146 rpor10 (pps output 10) ....................................... 151 rpor11 (pps output 11) ....................................... 151 rpor12 (pps output 12) ....................................... 152 rpor13 (pps output 13) ....................................... 152 rpor14 (pps output 14) ....................................... 153 rpor15 (pps output 15) ....................................... 153 rpor2 (pps output 2) ........................................... 147 rpor3 (pps output 3) ........................................... 147 rpor4 (pps output 4) ........................................... 148 rpor5 (pps output 5) ........................................... 148 rpor6 (pps output 6) ........................................... 149 rpor7 (pps output 7) ........................................... 149 rpor8 (pps output 8) ........................................... 150 rpor9 (pps output 9) ........................................... 150 spixcon1 (spix control 1) ..................................... 180 spixcon2 (spix control 2) ..................................... 181 spixstat (spix status and control) ...................... 178 sr (alu status, in cpu) ....................................... 75 sr (alu status) .................................................... 32 t1con (timer1 control) ......................................... 156 txcon (timer2 and timer4 control) ...................... 160 tycon (timer3 and timer5 control) ...................... 161 uxmode (uartx mode) ......................................... 196 uxsta (uartx status and control) ........................ 198 wkdyhr (rtcc weekday and hours value) ........ 217 year (rtcc year value) ....................................... 216 registers maps portg ...................................................................... 48 resets clock source selection .............................................. 67 delay times ............................................................... 68 rcon flag operation ............................................... 67 sfr states ................................................................ 69 revision history ............................................................... 319 rtcc alarm configuration ................................................. 220 calibration ............................................................... 219 register mapping ..................................................... 212 s selective peripheral power control ................................. 126 serial peripheral interface. see spi. sfr space ........................................................................ 38 software simulator (mplab sim) ................................... 267 software stack ................................................................... 53 spi symbols used in opcode descriptions ........................... 258 t timer1 .............................................................................. 155 timer2/3 and timer4/5 timing diagrams baud rate generator output ................................... 289 clko and i/o characteristics ................................. 285 external clock requirements .................................. 283 i 2 c bus data (master mode) ................................... 297 i 2 c bus data (slave mode) ..................................... 299 i 2 c bus start/stop bits (master mode) .................... 296 i 2 c bus start/stop bits (slave mode) ...................... 298 input capture ........................................................... 290 output compare ...................................................... 295 parallel master port read ........................................ 301 parallel master port write ........................................ 302 pwm requirements ................................................. 295 reset, watchdog timer. oscillator start-up timer, power-up timer characteristics ..... 272, 288 spix master mode (cke = 0) .................................. 291 spix master mode (cke = 1) .................................. 292 spix slave mode (cke = 0) .................................... 293 spix slave mode (cke = 1) .................................... 294 start bit edge detection .......................................... 289
? 2010 microchip technology inc. ds39905e-page 325 pic24fj256ga110 family timing requirements comparator .............................................................. 303 dc ............................................................................ 303 i 2 c bus data (master mode) ............................ 296, 297 i 2 c bus data (slave mode) ...................................... 299 i 2 c bus start/stop bit (slave mode) ........................ 298 input capture ........................................................... 290 output compare ...................................................... 295 parallel master port read ........................................ 301 parallel master port write ........................................ 302 parallel slave port ................................................... 300 spix master mode (cke = 0) .................................. 291 spix master mode (cke = 1) .................................. 292 spix slave mode (cke = 0) .................................... 293 spix slave mode (cke = 1) .................................... 294 triple comparator module ............................................... 235 u uart ............................................................................... 193 baud rate generator (brg) .................................... 194 irda support ............................................................ 195 operation of uxcts and uxrts pins ..................... 195 receiving ................................................................. 195 transmitting 8-bit data mode ............................................... 195 9-bit data mode ............................................... 195 break and sync sequence .............................. 195 universal asynchronous receiver transmitter. see uart. v v ddcore /v cap pin .......................................................... 251 voltage regulator (on-chip) ........................................... 251 and bor .................................................................. 252 and por .................................................................. 252 standby mode ......................................................... 252 tracking mode ......................................................... 251 w watchdog timer (wdt) ................................................... 252 control register ....................................................... 253 windowed operation ............................................... 253 www address ................................................................ 326 www, on-line support .................... .................................. 8
pic24fj256ga110 family ds39905e-page 326 ? 2010 microchip technology inc. notes:
? 2010 microchip technology inc. ds39905e-page 327 pic24fj256ga110 family the microchip web site microchip provides online support via our www site at www.microchip.com . this web site is used as a means to make files and information easily available to customers. accessible by using your favorite internet browser, the web site contains the following information: ? product support ? data sheets and errata, application notes and sample programs, design resources, user?s guides and hardware support documents, latest software releases and archived software ? general technical support ? frequently asked questions (faq), technical support requests, online discussion groups, microchip consultant program member listing ? business of microchip ? product selector and ordering guides, latest microchip press releases, listing of seminars and events, listings of microchip sales offices, distributors and factory representatives customer change notification service microchip?s customer notification service helps keep customers current on microchip products. subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. to register, access the microchip web site at www.microchip.com . under ?support?, click on ?customer change notification? and follow the registration instructions. customer support users of microchip products can receive assistance through several channels: ? distributor or representative ? local sales office ? field application engineer (fae) ? technical support ? development systems information line customers should contact their distributor, representative or field application engineer (fae) for support. local sales offices are also available to help customers. a listing of sales offices and locations is included in the back of this document. technical support is available through the web site at: http://support.microchip.com
pic24fj256ga110 family ds39905e-page 328 ? 2010 microchip technology inc. reader response it is our intention to provide you with the best documentation possible to ensure successful use of your microchip product. if you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please fax your comments to the technical publications manager at (480) 792-4150. please list the following information, and use this outline to provide us with your comments about this document. to: technical publications manager re: reader response total pages sent ________ from: name company address city / state / zip / country telephone: (_______) _________ - _________ application (optional): would you like a reply? y n device: literature number: questions: fax: (______) _________ - _________ ds39905e pic24fj256ga110 family 1. what are the best features of this document? 2. how does this document meet your hardware and software development needs? 3. do you find the organization of this document easy to follow? if not, why? 4. what additions to the document do you think would enhance the structure and subject? 5. what deletions from the document could be made without affecting the overall usefulness? 6. is there any incorrect or misleading information (what and where)? 7. how would you improve this document?
? 2010 microchip technology inc. ds39905e-page 329 pic24fj256ga110 family product identification system to order or obtain information, e. g., on pricing or delivery, refer to the factory or the listed sales office . architecture 24 = 16-bit modified harvard without dsp flash memory family fj = flash program memory product group ga1 = general purpose microcontrollers pin count 06 = 64-pin 08 = 80-pin 10 = 100-pin temperature range i = -40 ? c to +85 ? c (industrial) package pf = 100-lead (14x14x1mm) tqfp (thin quad flatpack) pt = 64-lead, 80-lead, 100-lead (12x12x1 mm) tqfp (thin quad flatpack) mr = 64-lead (9x9x0.9 mm) qfn (quad flatpack no leads) pattern three-digit qtp, sqtp, code or special requirements (blank otherwise) es = engineering sample examples: a) pic24fj128ga106-i/pt: general purpose pic24f, 128-kbyte program memory, 64-pin, industrial temp.,tqfp package. b) pic24fj256ga110-i/pt: general purpose pic24f, 256-kbyte program memory, 100-pin, industrial temp.,tqfp package. microchip trademark architecture flash memory family program memory size (kb) product group pin count temperature range package pattern pic 24 fj 256 ga1 10 t - i / pt - xxx tape and reel flag (if applicable)
ds39905e-page 330 ? 2010 microchip technology inc. americas corporate office 2355 west chandler blvd. chandler, az 85224-6199 tel: 480-792-7200 fax: 480-792-7277 technical support: http://support.microchip.com web address: www.microchip.com atlanta duluth, ga tel: 678-957-9614 fax: 678-957-1455 boston westborough, ma tel: 774-760-0087 fax: 774-760-0088 chicago itasca, il tel: 630-285-0071 fax: 630-285-0075 cleveland independence, oh tel: 216-447-0464 fax: 216-447-0643 dallas addison, tx tel: 972-818-7423 fax: 972-818-2924 detroit farmington hills, mi tel: 248-538-2250 fax: 248-538-2260 kokomo kokomo, in tel: 765-864-8360 fax: 765-864-8387 los angeles mission viejo, ca tel: 949-462-9523 fax: 949-462-9608 santa clara santa clara, ca tel: 408-961-6444 fax: 408-961-6445 toronto mississauga, ontario, canada tel: 905-673-0699 fax: 905-673-6509 asia/pacific asia pacific office suites 3707-14, 37th floor tower 6, the gateway harbour city, kowloon hong kong tel: 852-2401-1200 fax: 852-2401-3431 australia - sydney tel: 61-2-9868-6733 fax: 61-2-9868-6755 china - beijing tel: 86-10-8528-2100 fax: 86-10-8528-2104 china - chengdu tel: 86-28-8665-5511 fax: 86-28-8665-7889 china - chongqing tel: 86-23-8980-9588 fax: 86-23-8980-9500 china - hong kong sar tel: 852-2401-1200 fax: 852-2401-3431 china - nanjing tel: 86-25-8473-2460 fax: 86-25-8473-2470 china - qingdao tel: 86-532-8502-7355 fax: 86-532-8502-7205 china - shanghai tel: 86-21-5407-5533 fax: 86-21-5407-5066 china - shenyang tel: 86-24-2334-2829 fax: 86-24-2334-2393 china - shenzhen tel: 86-755-8203-2660 fax: 86-755-8203-1760 china - wuhan tel: 86-27-5980-5300 fax: 86-27-5980-5118 china - xian tel: 86-29-8833-7252 fax: 86-29-8833-7256 china - xiamen tel: 86-592-2388138 fax: 86-592-2388130 china - zhuhai tel: 86-756-3210040 fax: 86-756-3210049 asia/pacific india - bangalore tel: 91-80-3090-4444 fax: 91-80-3090-4123 india - new delhi tel: 91-11-4160-8631 fax: 91-11-4160-8632 india - pune tel: 91-20-2566-1512 fax: 91-20-2566-1513 japan - yokohama tel: 81-45-471- 6166 fax: 81-45-471-6122 korea - daegu tel: 82-53-744-4301 fax: 82-53-744-4302 korea - seoul tel: 82-2-554-7200 fax: 82-2-558-5932 or 82-2-558-5934 malaysia - kuala lumpur tel: 60-3-6201-9857 fax: 60-3-6201-9859 malaysia - penang tel: 60-4-227-8870 fax: 60-4-227-4068 philippines - manila tel: 63-2-634-9065 fax: 63-2-634-9069 singapore tel: 65-6334-8870 fax: 65-6334-8850 taiwan - hsin chu tel: 886-3-6578-300 fax: 886-3-6578-370 taiwan - kaohsiung tel: 886-7-213-7830 fax: 886-7-330-9305 taiwan - taipei tel: 886-2-2500-6610 fax: 886-2-2508-0102 thailand - bangkok tel: 66-2-694-1351 fax: 66-2-694-1350 europe austria - wels tel: 43-7242-2244-39 fax: 43-7242-2244-393 denmark - copenhagen tel: 45-4450-2828 fax: 45-4485-2829 france - paris tel: 33-1-69-53-63-20 fax: 33-1-69-30-90-79 germany - munich tel: 49-89-627-144-0 fax: 49-89-627-144-44 italy - milan tel: 39-0331-742611 fax: 39-0331-466781 netherlands - drunen tel: 31-416-690399 fax: 31-416-690340 spain - madrid tel: 34-91-708-08-90 fax: 34-91-708-08-91 uk - wokingham tel: 44-118-921-5869 fax: 44-118-921-5820 worldwide sales and service 08/04/10


▲Up To Search▲   

 
Price & Availability of PIC24FJ256GA106

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X